搜索资源列表
Three-divider
- 用verilog硬件描述语言实现的三分频器-Three divider
divider
- 除法器,经过验证,性能优良,值得下载,应该是定点除法的-divider,it is verified and good performance
divider
- Verilog语言编写分频器,用于数字竞赛式抢答器的设计模块之一-The Verilog language divider for digital contest Responder design module one
divider
- verilog的除法器 有多重方法 很适合初级者阅读-verilog divider multiple method is very suitable for beginners to read
The-FPGA--fractional-divider
- The FPGA-based realization of the fractional divider
divider
- 用verilog实现一个被除数位8位、除数为4位的高效除法器-Verilog to achieve a dividend of 8, division by four efficient divider
frequency-divider
- 基于Quartus2和Modlesim环境下编译顺利通过的分频器源程序代码-Source code compiled Quartus2, and Modlesim environment passed the divider
divider
- 基于移位相减运算的除法器设计,完整的设计工程文件在divider文件夹下-Based on the shift subtraction divider design, complete design project file divider file folder
divider
- 时钟分频,改一下参数就能立即实现电子电路的时钟分频,用于EDA程序设计-clock divider
frequency-divider
- FA161开发板上实现分频器功能,本程序为学习FPGA入门程序,难度不大。-FA161 development board to achieve frequency divider function, the procedures for learning FPGA entry procedures, it s not difficult.
divider
- 位数可以任意修改的除法器,本人亲自测试,可以使用,效率和使用资源都是很少的-its a very good divider based on Verilog HDL
divider
- 用VHDL编写的多次分频器,带有VHDL测试平台代码-Multiple frequency divider with VHDL testbench code
Divider-vhdl
- This a divider, which is depicted as well. It is a programming language Vhdl.-This is a divider, which is depicted as well. It is a programming language Vhdl.
divider.c
- 改良型除法器,用来模拟硬件VLSI除法器的工作步骤,是设计硬件的前序步骤-improved divider
Clock-Divider
- this verilog program, Clock Divider, can be compiled successfully by Altera and ModelSIM.
radix-4-divider
- Radix 4 Divider in VHDL
frequency-divider
- 用VERILOG 语言写的数控分频器,可能输入时钟信号实现任意整数倍的分频,-NC divider, with the words written in VERILOG HDL, can achieve any integer multiple of the input clock frequency, contains the entire project file.
Divider
- VHDL代码实现分频器设计 分频器系统时钟20万分频 上升沿触发-VHDL code Divider Design The system clock frequency divider 20 extremely Rising edge triggered
DGITAL-DIVIDER
- Digital divider details
divider
- 使用模为2N+1的计数器,让输出时钟在X-1(X在0到2N-1之间)和2N时各翻转一次,则可得到奇数分频器,但是占空比并不是50 -The use of modulo 2N+1 counter, let the output clock in the X-1 (X between 0 and 2N-1) and 2N of the turning once, then can get the odd divider, but the duty ratio is not 50