搜索资源列表
texi_jifei_system
- 基于fpga的出租车计费系统,采用自顶向下的设计方法-FPGA-based billing system of a taxi, using top-down design methodology
fanzhen
- vhdl代码: 出租车计价器VHDL程序与仿真!初学fpga者可以参考参考!!比较简单-VHDL code: Taximeter VHDL procedures and simulation! FPGA beginner can reference a reference! ! Relatively simple
taxi_FPGA
- 在FPGA上实现的出租车计价器VHDL源代码 能实现里程计价、误时计价等功能-Realized in the FPGA Taximeter VHDL source code to achieve mileage pricing, misuse of pricing and other functions when
VHDL2
- 成本低廉易于实现非常适合自学自制的出租车计价器VHDL程序-Low-cost and easy to implement very suitable for self-made Taximeter VHDL procedures
designtaxi_25
- 出租车计费器,VHDL实现,对学数字逻辑的同学有帮助的。-Taxi meter, VHDL realization of digital logic for school students have help.
chuzuche
- 出租车计费系统,我的课程设计。希望大家多多指点-Taxi billing system, I designed the curriculum. I hope everyone a lot of advice! !
ThetaxiaccountingsystembasedonVHDL
- 利用VHDL 语言设计出租车计费系统, 使其实现计费以及预置和模拟汽车启动、停止、暂停等功能, 并设计动态扫描电路显示车费数目, 突出了其作为硬件描述语言的良好的可读性、可移植性和易理解等优点。此程序通过下载到特定芯片后, 可应用于实际的出租车计费系统中。-The taxi accounting system based on VHDL includes the design of the tariff software , the p reset and simulation ofthe ca
vhdl
- 出租车计费系统的设计 2.1 出租车计费器工作原理 实际中出租车的计费工作原理一般分成3个阶段: (1)车起步开始计费。首先显示起步价(本次设计起步费为7.00元),车在行驶3 km以内,只收起步价7.00元。 (2)车行驶超过3 km后,按每公里2.2元计费(在7.00元基础上每行驶1 km车费加2.2元),车费依次累加。 (3)行驶路程达到或超过9 km后(车费达到20元)
taxi
- VHDL开发环境,出租车计费系统,实现起步10元,每增加一公里,自动上涨2元。-VHDL development environment, taxi billing system to achieve the initial 10 yuan for each additional mile, automatic up 2.
taxibillingsystemVerilog
- 在Quartus II 5.0环境下,开发此出租车计费系统,可以对出租车的不同情况计费,精确至0.5元-In Quartus II 5.0 environment, the development of the taxi billing system can be of different situations on the taxi billing, accurate to 0.5 yuan
taxi_VHDL
- 出租车记价程序,VHDL语言编写,是写论文,做实物的好帮手,语言简单,易懂-Taxi price of procedures in mind, VHDL language is to write papers, do a good helper in kind, language is simple, easy to understand
vhdl
- 出租车计价器的vhdl语言描述,最新修改过的-Taximeter vhdl language descr iption of the latest revised
vhdl
- VHDL的论文,有关出租车计费器的设计,很好。-VHDL
vhdl
- :以上海地区的出租车计费器为例,利用Verilog HDL语言设计了出租车计费器,使其具有时间 显示、计费以及模拟出租车启动、停止、复位等功能,并设置了动态扫描电路显示车费和对应时间,显示 了硬件描述语言Verilog—HDL设计数字逻辑电路的优越性。源程序经MAX+PLUS Ⅱ软件调试、优 化,下载到EPF1OK10TC144—3芯片中,可应用于实际的出租车收费系统。-: A Shanghai taxi meter area for example, the use of Veri
chuzhuche2
- VHDL语言设计的出租车计费器,能模拟汽车启动、停止、暂停、车速等状态,能预置起步费、每公里收费、车行加费里程,能实现计费功能。功能强大,初学者适合看一看。-VHDL language design taxi billing, and can simulate the vehicle to start, stop, pause, speed, etc., and to preset the initial charges, fees and charges per kilometer, plus
taxi
- 用verilog写的基于cpld的出租车计费器的源码,需要的参考一下-Use verilog to write a taxi based cpld billing device source code, need to refer to
Taximeter
- VHDL出租车计价器,包含所有代码及其仿真结果-VHDL Taximeter that contains all the code and the simulation results
taxi
- 出租车计费器,用以实现出租车计费的小程序,用VHDL编程实现-Taxi meter, used to achieve a small taxi billing procedures, using VHDL programming
chuzhuchejifeiqi
- 利用FPGA芯片控制出租车计费系统,采用Verilog HDL编写,程序简介-Control the use of FPGA chip Taxi billing system, using Verilog HDL preparation, procedures for
yunlei
- 实现出租车计费系统,包含所有的源文件-Taxi billing system to achieve