搜索资源列表
small_fifo
- 同步fifo设计,仿真已通过,用Verilog编写,代码短小,易懂-Synchronous fifo design, simulation has been adopted, written with Verilog, code short and easy to understand
Verilog_for_FIFO
- 利用Verilog语言进行FIFO设计,在FPGA中实现32X8FIFO功能-FIFO using Verilog language design, in the FPGA to achieve 32X8FIFO function
VERILOGFIFO
- FIFO的verilog描述-Verilog descr iption of the FIFO
fifo_2
- 一个关于FIFO的VERILOG程序。很不错的。-VERILOG a procedure on the FIFO. Very good.
FIFO_IN_VERILOG
- 基于Verilog的fifo的实现源码和测试文件-Fifo-based realization of the Verilog source code and test file
SFIFO
- 可以实现任意位的同步FIFO的verilog实现-the verilog code of a common SFIFO
VHDLFIFO
- 用Verilog 写一个8x16 的FIFO,完成先入先出的功能,并且在FIFO读空时输出EMPTY 有效信号,读指针RP 不再移动;FIFO 写满时输出FULL 有效信号,并且即使WR 有效也 不再向存储单元中写入数据(写指针WP 不再移动)。 -NO
Chapter-9
- Verilog编写的异步串行FIFO程序,包括各种标志位,指针注释,其中还有SDRAM的读写程序-Asynchronous serial FIFO write Verilog procedures, including a variety of flag, pointer annotations, among them a SDRAM read and write procedures for
ASY_FIFO
- 用Verilog编写的异步FIFO,可以方便的实现同步异步的转换,在全局异步局部异步的系统中得到广泛应用-ASY_FIFO written with verilog,and it is very useful in a GALS system
SerMod
- 串口控制器,带双FIFO非常好控制 verilog-Serial controller, with pairs of FIFO very good control of verilog
fallthrough_small_fifo_v2
- 同步fifo设计,仿真已通过,用Verilog编写,代码短小-Synchronous fifo design, simulation has been adopted, written with Verilog, code short
93317478verilog.HDL.examples
- FIFO,加法器,乘法器的VERILOG语言-fifo
asy_FIFO
- 用Verilog实现FIFO的异步设计,里面有详细的代码和各个模块的代码,经过调试可以使用-asynchronous FIFO design
fifo_syn
- 本源码是用VERILOG实现FIFO的读取,并在实验板上已经验证可以使用-This source is used to achieve FIFO read VERILOG, and the board has been verified in experiments using
HighSpeedFIFOsInSpartan-IIFPGAs
- This application note describes how to build high-speed FIFOs using the Block SelectRAM+ memory in the Spartan™ -II FPGAs. Verilog and VHDL code is available for the design. The design is for a 512x8 FIFO, but each port structure can be chan
sdfsdFifo
- 这是一个异步fifo的Verilog 代码,该代码的功能是实现异步的first in first out-This is an asynchronous fifo in the Verilog code, the code' s function is to achieve asynchronous first in first out
LZY
- 基于FPGA的软FIFO代码实现,双时钟,异步。VERILOG-FPGA-based soft FIFO code, two clocks, asynchronous. VERILOG
USB_SLAVE_700AN_RD
- 基于verilog 代码的USB2.0同步FIFO读代码-USB2.0 syn FIFO read
sync_fifo
- 一种同步的先入先出verilog程序,可正确地通过编译-a programe of fifo wrote by verilog
IPcore_fifo_testbench
- 我自己写的一个verilog的fifo测试程序,配合xilinx的fifo ip核-I own the fifo write a verilog test procedures, with the fifo ip nuclear xilinx