搜索资源列表
8-bit-mcu-ip-core-design-and-verification
- 万方数据库中载的,关于IP核设计和验证方面的论文-popular database containing, for the IP core design and certification papers
ip
- 15个免费的ip核包含avr core,core arm核
在ISE下调用计数器IP核
- 非常简单的计数器,在ISE下调用计数器IP核,使用verilog开发得到的。-Very simple counter, under the invocation counter in the ISE IP cores, development has been the use verilog.
FPGA.rar
- 利用FPGA的51 IP核实现与单片机和ARM的串口通信,FPGA connect with MCU and ARM
FSK
- 利用FPGA内的IP核来实现FSK,Using FPGA to realize the IP core FSK。-Using FPGA to realize the IP core FSK,
8051_ip_core
- 8051微控制器的ip 核的vhdl源代码,其中包含了相应的测试程序.-8051 micro-controller ip nuclear vhdl source code, which contains the corresponding test procedures.
I2C
- 详细描述了I2C的技术规范 版本号为2.1 是采用VHDL编写I2C的IP核的一本不错的参考资料-A detailed descr iption of the I2C specification version 2.1 is the use of VHDL for the preparation of the IP core I2C a good reference
SQRT_IP
- FPGA开发用,开平方的IP核,可供初学者快速上手。-IP
I2C
- IIC通信协议IP核,描述IIC协议在FPGA上的实现-IIC communications protocol IP core
slaveController
- 对USB的从机设备的IP核进行了重新设计并在一定程度上进行了优化-On the USB device from the IP core has been redesigned to some extent, is optimized
RTL
- 对usb设备控制的ip核进行了重新设计并进一步优化-Usb device on the control of nuclear ip has been redesigned and further optimize
alter_ip_source_code
- 15个altera的ip的源码,对于altera ip核的研究有很大帮助-15 altera of the ip source, for the study of nuclear altera ip of great help to
FFT
- IP核!!高速傅立叶变换的VHDL源代码 可以综合-IP core! ! High-speed Fourier transform of the VHDL source code can be integrated!!
ise-ip-core
- IP核包括硬IP与软IP。调用IP核能避免重复劳动,大大减轻设计人员的工作量。-IP cores, including hard IP and soft IP. IP calls to avoid duplication of nuclear energy, thus greatly reducing the workload of the designer.
AES-IP-core-key-expansion-module
- AES IP核密钥扩展模块设计与仿真(设计过程及程序,测试程序)-AES IP core key expansion module design and simulation (the design process and procedures, test procedures)
AES--IP-core-architecture-design
- AES算法分析及其IP核体系结构设计(包括设计过程及代码)-AES algorithm analysis and its IP core architecture design
AES-IP-core-encryption-module-design
- AES IP核加密模块的设计与仿真(包括设计过程及代码)- the AES IP core encryption module design and simulation
AES-IP-core-control-module-design
- AES IP核的控制模块的设计与仿真以及系统集成与仿真-AES IP core design and simulation of the control module and system integration and simulation
ROM_test
- 使用quartus调用ROM的IP核,并生成激励文件进行仿真(Use the quartus call ROM IP kernel, and generate incentive files for simulation.)
FSK
- 首先利用IP核记录sin和con波形,然后进行FSK调制,信息为数字信息(Firstly, the IP kernel is used to record the sin and con waveforms, and then the FSK is modulated, and the information is digital information)