搜索资源列表
ATmega88_cn
- ATmega48/88/168产品特性 • 高性能、低功耗的8 位AVR® 微处理器 – 256/512/512 字节的EEPROM (ATmega48/88/168) 擦写寿命: 100,000 次 – 512/1K/1K 字节的片内SRAM (ATmega48/88/168) – 具有独立振荡器的实时计数器RTC – 六通道PWM – 8路10 位ADC(TQFP 与MLF 封装) – 6路10 位ADC( PDIP 封装) – 可编程的串
spi.tar
- This is a verilog code used oversampled clock to implement SPI slave. Also include C code for a ARM processor as the SPI master-This is a verilog code used oversampled clock to implement SPI slave
spi_slave
- SPI slave source code
esclavo4bytes
- source code for a slave SPI
SPI
- micro spi c++-connect spi mode -master slave
Users-Manual-v1.1-of-Z8D168
- 国民技术生产的Z8D168芯片是仙人球Z8系列中一组带有USB1.1全速、ISO7816主从接口和SPI主接口的8位安全芯片。-Z8D168 chips ,producted by Nationz Technologies are a group of 8-bit security chips of Cacti Z8 series with USB1.1 at full speed, ISO7816 master-slave interface and SPI master interface.
vs10XXan_spi
- VLSI芯片的SPI连接方法及程序代码,例如它的连接方式,及其不同代码之间的关系-VLSI Solution’s slave VS10xx ICs are typically connected to a microcontroller using two SPI buses. These buses, which share clock and data pins, are called SCI (Serial Con-trol Interface) and SDI (Serial Dat
vspi
- // Serial Peripheral Interface (SPI) // The VSPI core implements an SPI interface compatible with the many // serial EEPROMs, and microcontrollers. The VSPI core is typically used // as an SPI master, but it can be configured as an SPI slave as
onePmasterP3PslavesPSPI
- this simulation of mikrocontroller master slave using SPI-this is simulation of mikrocontroller master slave using SPI
arcii_spi_001
- simple spi slave operating in mode 0 in VHDL.
SPI
- verilog slave with simulation mode and file pdf
a51-Spi-with-Slave
- Spi with Slave Mode Example @8051-Spi with Slave Mode Example @8051
C-Spi-with-Slave
- Spi with Slave Mode Example @C
spi_rtl
- 支持主从模式的、可综合的SPI verilog代码-Supports master and slave mode SPI communication module can be integrated RTL code
SPI-slave-system
- FPGA时序逻辑设计:串行外围设备接口SPI从设备系统,包括串行时钟线SCK,主机输入/从机输出MISO,主机输出/从机输入MOSI和低电平有效的从机选择线SS。环境为Quartus。-FPGA Timing Logic Design: Serial Peripheral Interface SPI Slave Device System Includes Serial Clock Line SCK, Host Input/Slave Output MISO, Host Output/Slave
vSPI-master
- Verilog implementation of an SPI slave interface. Intially targetted for Atlys devkit (Xilinx Spartan-6) controlled by TotalPhase Cheetah USB/SPI adapter
spi
- 利用VHDL在FPGA内实现SPI总线的主从控制器设计(SPI Master and Slave Controller)
spi_verilog_master_slave_latest.tar
- spi 的verilog rtl 代码, 包括整体仿真环境,测试码等(spi master or slave verilog rtl code)
STM32F1_I2C_STX-master
- Stm32 spi slave mode with Arduino act as master
STM32F1_I2C_MTX-master
- stm32 will acts as master and Arduino acts as a slave