搜索资源列表
7seg_led
- 使用xilinx公司的FPGA实现了七段码的定时器时钟程序-use of the Xilinx FPGA in paragraph 107 of the Code timer clock procedures
PLDsheji
- 含有:多时钟系统设计,如何处理建立保持时间,如何处理内部三态电路,消除组合逻辑产生的毛刺,用单片机配置fpga-contain : multi-clock system design, how to deal with the establishment and maintenance of the time, how to handle the internal three-state circuit, Elimination of the combinational logic Burr,
DP83640
- IEEE 1588 PTP 硬件支持功能的以太网收发器,时钟精确性能表现非凡无论选用何种微控制器、FPGA或ASIC,DP83640的加入都可确保系统设计的高度灵活性,并实现高达8ns的精确度-IEEE 1588 PTP hardware support Ethernet transceivers, clock accurate performance, whether extraordinary selection of the microcontroller, FPGA or ASIC, D
sample
- 外部时钟同步,采样外部时钟,与fpga内部时钟同步-clock sample
adfmreceiver
- The design of the All Digital FM Receiver circuit in this project uses Phase Locked Loop (PLL) as the main core. The task of the PLL is to maintain coherence between the input (modulated) signal frequency,iωand the respective output frequency,oωvia p
DS1302_demo
- DS1302实时时钟RTC的FPGA程序-DS1302 real-time clock RTC FPGA program
LM3S_EPI
- LM3S系列单片,EPI总线应用,8位,通用模式,可用于与FPGA通信,最大时钟28M左右-Bit, generic model that can be used to communicate with the FPGA, the maximum clock around 28M