搜索资源列表
kbclj
- 可编程逻辑系统的VHDL设计技术,早期经典的VHDL教程,以CYPRESS器件为基础,希望对大家有所帮助!-Programmable Logic VHDL system design technology, early classic VHDL Guide to CYPRESS device based on the hope that all of you to help!
VHDL
- 这是cypress公司进行fpga培训的内部资料,简单易懂,而介绍很全面,只是是英文的,需要一些工底-This is a company cypress internal fpga training information, easy-to-read, and introduced a very comprehensive, but is in English, and need some work at the end of
VHDL
- VHDL的例程,详细讲解,在VHDL中使用层次设计(Cypress)-VHDL routines, detailed explanations, the use of the VHDL-level design (Cypress)
usb_fpga_1_2_latest.tar
- USB2.0的FPGA内核,使其可以通过FPGA控制CY公司出品的CY7C68013USB微控制器,对USB设备进行读写操作。-• Xilinx Spartan-3 XC3S400 FPGA • High-Speed (480 MBit/s) USB interface via Mini-USB connector (B-type) • Cypress CY7C68013A/14A EZ-USB-Microcontroller • 60 G
flashdemo
- quick test for Cypress RAm (here: 64 MB): VHDL example to test speed and quality of data: write and read process used.
USB_firmware
- Cypress USB芯片8051固件程序,sync fifo模式,C开发-8051 Cypress USB chip firmware, sync fifo mode, C development
The-scheme-of-USB-interface
- 本文采用 USB 接口芯片+FPGA+自行设计的 429 总线驱动电路的方案, 完成了 USB-429 总线接口的设计。其中,USB 接口芯片采用 Cypress 公司的 从设备芯片 CY7C68013,实现了与计算机 USB 总线接口的数据通信。FPGA 代替 429 专用协议收发芯片,完成 429 总线数据的格式转换和协议处理,设 计更为灵活,成本更加低廉-The scheme of USB interface chip+ FPGA+ self-designed 429 bu
usb1029
- 实现FPGA对Cypress公司的68013A款的USB芯片应用于SLAVEFIFO的读操作,使用verilog语言编写,Q2开发环境。-FPGA to realize the company s 68013A paragraph Cypress USB chip used SLAVEFIFO read operation, using verilog language, Q2 development environment.
TestProject
- 用fpga + usb ,fpga 用ep3c10e144 , usb 用釙68013日. 使用nios dma 傳輸數據至cy7c68013 , 經usb 到電腦-it use altera cyclone iii ep3c10e144 and cypress cy7c68013a to pc using nios dma to transmit data to pc via cy7c68013
FPGA-Source-Code_VHDL
- cypress fx2lp slave fifo fpga控制端源码-source code of FX2LP_SLAVE_FIFO CONTROLLER S