搜索资源列表
TheRealizationofAdaptiveArithmeticCoderWithFPGA.ra
- 本文又用C语言实现了标准的自适应算术编码,拿它与用FPGA实现的改进后的自适应算术编码的仿真结果对比验证了这种改进后编码器编码的正确性。此种结构的编码效率很高,一个时钟编码一个数据比特,时钟频率可以达到50MHZ,占用的硬件资源大约有800个CLB(可配置逻辑模块)。-This thesis realizes the adaptive arithmetic coding which is not improved with C language,compare with the result o
FPGA
- 数字钟,实验程序描述,vhdl语言描述,看电视剧广发卡三季度发卡了-Digital clock, experimental procedures described, vhdl language descr iption, watching TV wide hairpin hairpin three quarters of the
RTC
- Implementation of Real Time Clock in VHDL coding. It can be implemented in XILINX305E FPGA kit.
JIANYISHIZHONG
- 基于FPGA的简易时钟,使用VHDL语言编写。有源代码 可用试验箱实现功能(Simple clock based on FPGA)