搜索资源列表
qts_qii53009
- Quartus II SignalTap II说明文档,详细介绍了在quartusII中如何使用SignalTapII实现内部逻辑分析仪功能。
altera signalTap逻辑分析仪
- Altera.FPGA入门及提高教程]SignalTap.II.逻辑分析
FPGA_TLV5619_SIGNALTAPII
- FPGA_TLV5619_SIGNALTAPII,FPGA控制D/A转换器TLV5619,并用SIGNALTAP II分析数据波形!属于FPGA高端调试仿真应用。-FPGA_TLV5619_SIGNALTAPII, FPGA control D/A converter TLV5619, and waveform analysis of data SIGNALTAP II! Simulation are debugging the application of high-end FPGA.
100516
- Quartus II 中Signaltap 的使用教程 -Quartus II tutorial in the use of Signaltap
tut_signaltapII_verilogDE2
- Altera公司原版设计手册,关于signaltap ii。-This tutorial explains how to use the SignalTap II feature within Altera’s Quartus R II software. The Signal- Tap II Embedded Logic Analyzer is a system-level debugging tool that captures and displays signals in
RS232_FIR
- Quartus II was a development tool of CPLD / FPGA by Altera Company. Quartus II provides a fully integrated circuit structure and has nothing with the development package environment, it has all the features of digital logic design, it is including: a
altera_SignalTap_II
- SignalTap II 嵌入逻辑分析仪集成到 Quartus II 设计软件中,能够捕获和 显示可编程单芯片系统(SOPC)设计中实时信号的状态,这样开发者就可以在整 个设计过程中以系统级的速度观察硬件和软件的交互作用。它支持多达 1024 个 通道,采样深度高达 128Kb,每个分析仪均有 10 级触发输入/输出,从而增加了 采样的精度。SignalTap II 为设计者提供了业界领先的 SOPC 设计的实时可视性, 能够大大减少验证过程中所花费的时间。-SignalTa
signaltapII_verilogDE2
- This tutorial explains how to use the SignalTap II feature within Altera’s Quartus R II software. The Signal- Tap II Embedded Logic Analyzer is a system-level debugging tool that captures and displays signals in circuits designed for implement
Quartus_II_sigtap
- signaltap II英文教程,ppt格式
adjustable-signal-generator
- 这是一个可调的信号发生器,可产生正弦波,矩形波,三角波,用SignalTap II 仿真 -This is an adjustable signal generator, can produce sine, square wave, triangle wave, with the SignalTap II simulation
signaltap
- FPGA基于alter quartus ii的signaltap使用指南-FPGA-based alter quartus ii signaltap user guide
my_test_rw_pack9
- 基于Verilog HDL的SDRAM控制器。 实验条件: 工具:Quartus II 6.0 ,SignalTap II FPGA:Altera Cyclone EP1C12Q240C8N SDRAM:HY57V283220T-6-SDRAM controller based on Verilog HDL. Experimental conditions: Tools: Quartus II 6.0, SignalTap II FPGA: Altera Cyclon
SignalTap-II
- FPGA应用开发入门与典型实例代码,典型实例9 SignalTap II 功能演示-FPGA Application Development and Typical examples of code, typical examples 9 SignalTap II functional demo
IPRAM
- FPGA内置RAM,调用tools里面的IP核,生成一个双口的RAM,用来存储数据。然后可以用SignalTAP II查看波形或者数据。-FPGA built-in RAM, which is called IP core tools to generate a dual port RAM, used to store data. You can then view the waveform or use SignalTAP II data.
yi
- a)以约 100KSPS 的采样率,连续对直流电压进行 AD 转换,将串行结果转换成并行, 显示在数码管上,测量三个以上电压点,分析 ADC 精度。 b)输入信号为 100Hz、幅度约 4.5V 的正极性正弦信号,用 SignalTap II 逻辑分析 仪分析转换结果。 c)实现单次 AD 转换:每按一次键,自动产生CS和一组时钟完成一次转换,将转换结 果显示在数码管上。 -a) sampling rate of about 100KSPS continuous DC
zxb
- 利用VHDL语言编程产生正弦信号,熟悉介绍了LPM_ROM与FPGA硬件资源的使用方法,包括仿真和资源利用情况了解,包括SignalTap II测试、FPGA中ROM的在系统数据读写测试和利用示波器测试。完成了配置器件的编程。-Using VHDL language programming sinusoidal signal, using the method described LPM_ROM familiar with FPGA hardware resources, including s
SignalTap-II-instruction
- 对于学习FPGA的同学来说仿真是必不可少的流程 但是仿真的方法signal tap是必须掌握的-For students learning FPGA simulation is an essential process but the simulation method tap signal is a must
fft_analyze
- 利用Altera的IP核,实现FFT算法使用信息流模式读写,使用SignalTap II嵌入式逻辑分析仪观察信号,A/D只要是并行的8位芯片都可以。-Achiving FFT by using Altera IP Core,you can observe the signal by the embedded logic analyzer Signal Tap II,as for A/D device, it s suitable for a parllarel 8 bits A/D device
beep
- FPGA蜂鸣器实验设计,实现蜂鸣器功能,CLK与BEEP(FPGA,beep,verilog HDL, Signaltap II)