搜索资源列表
FPGA从cy7c68013读取数据实现
- FPGA将从CY7C68013A读到的数据写入SRAM-FPGA
CY7C68013.rar
- USB2.0的Verilog实现,含有完整的FPGA代码,Use Verilog to implement the USB2.0 protcol
cy7c68013工作在SLAVE FIFO下的FPGA源代码
- cy7c68013工作在SLAVE FIFO下的FPGA源代码,已经通过,Verilog编写,cy7c68013 slave fifo mode code ,written by hard ware language
USB2_0
- USB2_0控制器CY7C68013与FPGA接口的VerilogHDL实现.rar-CY7C68013 and FPGA controller USB2_0 interface VerilogHDL achieve. Rar
usb_wr_firmware
- CY7C68013固件 FPGA把数据通过usb写入pc slave 模式 使用 EP6 -USB:FPGA write data to PC by USB change from cypress example slave mode and use EP6 bulkloop.c firmware based on the firmware frameworks. Building this example requires the full vers
usbFPGAconnect
- 该例程是PC机通过FX2-CY7C68013-A的USB2.0控制芯片与FPGA实现通信。其中的工程和代码包括PC机上的USB固件程序、驱动程序、上位机程序,FPGA上的VERILOG通信程序。-The routine is a PC, through the FX2-CY7C68013-A of the USB2.0 controller chip and the FPGA to achieve communication. One of the projects and code, incl
CY7C68013AD
- 本文件是一个我买的开发板的原理图,型号是:CY7C68013,用ALTIUM或PROTELL DXP打开。-This document is a development board I bought the schematic diagram, model is: CY7C68013, with Altium or opens PROTELL DXP.
T3_USB_OUT
- cy7c68013向外部发送一个数据 ,发送至fpga,fpga的实例程序 -CY7C68013 to send an external data, sent to the fpga, fpga examples of procedures
usbin_v1.7
- 用于cy7c68013与fpga的从FIFO通讯.版本1.7-For the CY7C68013 and FPGA communications from the FIFO. Version 1.7
cy7c63743
- CY7C68013单片机通信测试:数据从控制面板传入EP1IN端点,然后送入IOA端口,然后程序读取IOA端口,送入EP1IN端点,在控制面板显示。-CY7C68013 Singlechip communications test: data from the control panel EP1IN incoming endpoint, and then into the IOA port, and then the procedure to read IOA port, into EP1IN
CY7c68013_fpga_write_sram
- FPGA自FX2 slavefifo中读取数据,写入至SRAM-FPGA since FX2 slavefifo read data, write to the SRAM
FPGA_cy7c68013
- 本工程包括FPGA程序和CY7C68013固件程序。 上位机程序通过EZ-USB CONTROL PANNEL 来测试。-The works include the FPGA programs and CY7C68013 firmware. Host computer procedure EZ-USB CONTROL PANNEL to test.
SLAVE_FIFO_16BITS
- 68013和FPGA通信 含有68013 slave firmware 含有FPGA VHDL程序-communication between 68013 and FPGA including 68013 slave firmware including FPGA VHDL code
USB20develop
- cy7c68013结合FPGA的开发笔记,本人原创,FPGA平台是DE2-cy7c68013+fpga develop note
USB
- USB CY7C68013 键盘发送 VHDL FPGA-USB CY7C68013 keypad VHDL FPGA
FPGA IP cores
- FPGA IP cores on verilog for USB CY7C68013, VGA, Ethernet DM9000A, Sound WM8731.
CY7C68013固件程序 FPGA测试Verilog程序
- CY7C68013固件程序 FPGA测试Verilog程序(CY7C68013 firmware, FPGA test, Verilog)
ezusb_io_latest.tar
- CY7C68013实现FPGA控制的USB接口通信,已通过测试(CY7C68013 FPGA control to achieve the USB interface communication, has passed the test)
CY7C68013 Verilog test
- CY7C68013固件程序以及 FPGA测试Verilog程序,源代码(CY7C68013 firmware program FPGA test Verilog program, source code)
USB CY7C68013固件
- Keil 完成的固件。成功实现ARM与 FPGA的通讯(CY7C68013 IMX6+FPGA + KEIL)