搜索资源列表
数字PLL
- verilog写的数字PLL
pll.rar
- 模拟锁相环(apll)的一些simulink模型,Analog phase-locked loop (apll) some simulink model
pll
- 用VERILOG语言实现的数字锁相环P-VERILOG language with the digital phase-locked loop PLL
dpll
- 基于Verilog的数字锁相环。包括三个模块,数字鉴相器DPD、数字环路滤波器DLF、数控振荡器 DCO三部分构成-Verilog-based digital PLL. Consists of three modules, the digital phase detector DPD, digital loop filter DLF, digitally controlled oscillator DCO three parts
PLL
- 可以实现自动锁相环功能的C源程序代码模块,-Can be achieved automatically PLL function C source code modules,
PLL
- verilog PLL的代码,和PLL 的功能介绍,希望能通过,只是简单了点-verilog PLL code, and the function of PLL, the hope, but simply a point
pll_verilog
- verilog model of a P-verilog model of a PLL
pll
- 实现了pll功能,有利于初学者学习pll,采用文本编辑的,利用quartus ii 设计的-Achieved pll function, help beginners learn pll, using a text editor, using quartus ii Design
PLL(pdf)
- 锁相环的设计方法介绍(PLL),可作为设计的参考。-Design method for PLL (PLL), can be used as a reference design.
verilog_PLL
- verilog 写的硬件 pll 锁相环实现-verilog to pll
PLL
- Phase locked loop(PLL) Verilog HDL code
verilog
- 数字锁相环电路verilog源代码 开发环境quartus-Digital PLL circuit verilog source code
PLL
- 该测试程序用过Verilog HDL实现对PLL的分频,既频率管理功能-The Verilog HDL test procedure used to achieve the sub PLL frequency, only the frequency management function
my_uart1_VERILOG_using-PLL
- Verilog uart example, RS232的Verilog例子。PC 发送一个字节(byte)到板子(FPGA),板子回发一个(byte+1).例子简洁,有注释。用到PLL,而且有3:2次数据采用-Verilog uart example,Verilog RS232 example,it s easy to understand, PC send 1 Byte RS232 code to FPGA, FPGA return 1 tht code,but Byte+1, Using P
verilog-pll
- 用verilog写的倍频电路 文件中介绍DP-The multiplier circuit file by verilog introduced DPLL
原边反馈反激变换器开环verilog代码
- 原边反馈反激变换器开环verilog代码(The primary side feedback flyback converter open-loop Verilog code)
06_pll_test
- 锁相环IP核的使用,包括详细的配置,适合学习使用;(The use of PLL IP core, including detailed configuration, suitable for learning to use;)
pll
- 三相锁相环,应用于电力电子控制,锁相相位角用于3/2变换等(Three phase phase-locked loop is used in power electronic control, phase-locked phase angle is used for 3/2 transformation, etc.)
pll
- this is pll for verilog
31767694FPGA-PLL
- PLL CONFIGURATION USING FPGA