资源列表
vhdl_LED
- 点阵显示实验示例使用说明 使用模块有:时钟源模块、点阵显示模块,脉冲沿模块。 使用步骤: 1. 打开电源+5V。 2. 信号连接,按下表将1K30信号与实际模块连接好。 3. 1K30板连接好并口线,并将程序加载 4. 脉冲沿模块的按键MS1为复位清零键,灯灭时有效,点阵块上会显示汉字。 -lattice experimental use of the use of sample modules : clock source modules, dot-matri
12c256
- 24C256的C51源程序 //ESDA-数据 //ECLK-时钟 //EWP-写保护 //晶体12MHZ -24C256 source of C51 / / ESDA-data / / ECLK-clock / / Application of EWP --write protection / / Crystal 12MHZ
24c_256
- 24C256的C51源程序 //ESDA-数据 //ECLK-时钟 //EWP-写保护 //晶体12MHZ -24C256 source of C51 / / ESDA-data / / ECLK-clock / / Application of EWP --write protection / / Crystal 12MHZ
9s12E64IIC
- 是嵌入式处理器,作为IIC的从机,使其与ATMEL24C01的功能相同,同时还包含FLASH的操作代码-is embedded processor, as the IIC from the plane, it ATMEL24C01 with the same functions, and also includes the operation code FLASH
双机通信源程序
- 嵌入式系统中实现双机通信的程序,用c编程,解压无需密码-embedded system to achieve double-machine communications procedures, using c programming, without extracting passwords
barber
- 这是嵌入式系统中关于理发师问题的源程序,主要是解决顾客排队的问题-This is the embedded system on the source of Seville, the key is to resolve the problem of customers queuing
zxj
- 这是嵌入式系统中关于哲学家吃饭问题的源程序,解压无需密码-This is the embedded system on the philosopher food source, without extracting passwords
Verilog_EXAMPLE
- DesignWave 2005 8 Verilog Example -Design Wave Verilog Example
StepM
- 该源程序为8051F020单片机控制步进电机的程序-the source of 8051F020 SCM stepper motor control procedures
msp430
- MSP430F149 IO的基本控制,与AD的转换代码。与数码管的驱动代码-MSP430F149 the basic IO control, and AD conversion code. With the digital drive control code
jrtplib-3.1.0
- rtp/rtcp协议栈源代码 based on rfc 3550-rtp / RTCP protocol stack source code based on rfc 3550
lwIP TCP-IP协议栈的设计与实现
- lwIP TCP-IP设计与实现(基于ucos操作系统)-design and implement of the lwIP TCP-IP stack ((based on uCOS operating system)