文件名称:DDRSDRAM_VHDL
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:866.46kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
内附doc是DDR SDRAM 参考设计文档;model包含SDRAM VHDL的模型;simulation包含VHDL测试平台、modelsim工程文、设计
库函数;source包含vhdl源文件;synthesis包含工程的综合文件。-Enclosing the doc is a DDR SDRAM reference design documentation model contains SDRAM VHDL model simulation with VHDL test bench, modelsim project text, design library function source contains the vhdl source file synthesis comprehensive document that contains the project.
库函数;source包含vhdl源文件;synthesis包含工程的综合文件。-Enclosing the doc is a DDR SDRAM reference design documentation model contains SDRAM VHDL model simulation with VHDL test bench, modelsim project text, design library function source contains the vhdl source file synthesis comprehensive document that contains the project.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
doc/ddr_sdram.pdf
model/mt46v4m16.vhd
model/mti_pkg.vhd
route/ddr_sdram.csf
route/ddr_sdram.esf
route/ddr_sdram.quartus
route/ddr_sdram.vqm
route/pll1.vhd
simulation/APEX20KE_MF.VHD
simulation/ddr_command.vhd
simulation/ddr_control_interface.vhd
simulation/ddr_data_path.vhd
simulation/ddr_sdram.vhd
simulation/ddr_sdram_tb.vhd
simulation/io_utils.vhd
simulation/lpm_pack.vhd
simulation/modelsim.ini
simulation/mt46v4m16.vhd
simulation/mti_pkg.vhd
simulation/pll1.vhd
simulation/readme.txt
simulation/stdlogar.vhd
simulation/util1164.vhd
simulation/wave.do
simulation/work/altcam/behave.dat
simulation/work/altcam/behave.psm
simulation/work/altcam/_primary.dat
simulation/work/altclklock/behavior.dat
simulation/work/altclklock/behavior.psm
simulation/work/altclklock/_primary.dat
simulation/work/altlvds_rx/behavior.dat
simulation/work/altlvds_rx/behavior.psm
simulation/work/altlvds_rx/_primary.dat
simulation/work/altlvds_tx/behavior.dat
simulation/work/altlvds_tx/behavior.psm
simulation/work/altlvds_tx/_primary.dat
simulation/work/command/rtl.dat
simulation/work/command/rtl.psm
simulation/work/command/_primary.dat
simulation/work/control_interface/rtl.dat
simulation/work/control_interface/rtl.psm
simulation/work/control_interface/_primary.dat
simulation/work/ddr_command/rtl.dat
simulation/work/ddr_command/rtl.psm
simulation/work/ddr_command/_primary.dat
simulation/work/ddr_control_interface/rtl.dat
simulation/work/ddr_control_interface/rtl.psm
simulation/work/ddr_control_interface/_primary.dat
simulation/work/ddr_data_path/rtl.dat
simulation/work/ddr_data_path/rtl.psm
simulation/work/ddr_data_path/_primary.dat
simulation/work/ddr_sdram/rtl.dat
simulation/work/ddr_sdram/rtl.psm
simulation/work/ddr_sdram/_primary.dat
simulation/work/ddr_sdram_tb/rtl.dat
simulation/work/ddr_sdram_tb/rtl.psm
simulation/work/ddr_sdram_tb/_primary.dat
simulation/work/io_utils/body.dat
simulation/work/io_utils/body.psm
simulation/work/io_utils/_primary.dat
simulation/work/io_utils/_vhdl.psm
simulation/work/lpm_components/body.dat
simulation/work/lpm_components/body.psm
simulation/work/lpm_components/_primary.dat
simulation/work/lpm_components/_vhdl.psm
simulation/work/mt46v4m16/behave.dat
simulation/work/mt46v4m16/behave.psm
simulation/work/mt46v4m16/_primary.dat
simulation/work/mti_pkg/body.dat
simulation/work/mti_pkg/body.psm
simulation/work/mti_pkg/_primary.dat
simulation/work/mti_pkg/_vhdl.psm
simulation/work/pll1/syn.dat
simulation/work/pll1/syn.psm
simulation/work/pll1/_primary.dat
simulation/work/std_logic_arith/body.dat
simulation/work/std_logic_arith/body.psm
simulation/work/std_logic_arith/_primary.dat
simulation/work/std_logic_arith/_vhdl.psm
simulation/work/util_1164/body.dat
simulation/work/util_1164/body.psm
simulation/work/util_1164/_primary.dat
simulation/work/util_1164/_vhdl.psm
simulation/work/_info
source/ddr_command.vhd
source/ddr_control_interface.vhd
source/ddr_data_path.vhd
source/ddr_sdram.vhd
synthesis/synplicity/ddr_sdram.prj
synthesis/synplicity/rev_1/ddr_sdram.srm
synthesis/synplicity/rev_1/ddr_sdram.srr
synthesis/synplicity/rev_1/ddr_sdram.srs
synthesis/synplicity/rev_1/ddr_sdram.tcl
synthesis/synplicity/rev_1/ddr_sdram.tlg
synthesis/synplicity/rev_1/ddr_sdram.vqm
synthesis/synplicity/rev_1/ddr_sdram.xrf
synthesis/synplicity/rev_1/ddr_sdram_cons.tcl
synthesis/synplicity/rev_1/ddr_sdram_rm.tcl
simulation/work/altcam
simulation/work/altclklock
simulation/work/altlvds_rx
simulation/work/altlvds_tx
simulation/work/command
simulation/work/control_interface
simulation/work/ddr_command
simulation/work/ddr_control_interface
simulation/work/ddr_data_path
simulation/work/ddr_sdram
simulation/work/ddr_sdram_tb
simulation/work/io_utils
simulation/work/lpm_components
simulation/work/mt46v4m16
simulation/work/mti_pkg
simulation/work/pll1
simulation/work/std_logic_arith
simulation/work/util_1164
synthesis/synplicity/rev_1
simulation/work
synthesis/synplicity
doc
model
route
simulation
source
synthesis
model/mt46v4m16.vhd
model/mti_pkg.vhd
route/ddr_sdram.csf
route/ddr_sdram.esf
route/ddr_sdram.quartus
route/ddr_sdram.vqm
route/pll1.vhd
simulation/APEX20KE_MF.VHD
simulation/ddr_command.vhd
simulation/ddr_control_interface.vhd
simulation/ddr_data_path.vhd
simulation/ddr_sdram.vhd
simulation/ddr_sdram_tb.vhd
simulation/io_utils.vhd
simulation/lpm_pack.vhd
simulation/modelsim.ini
simulation/mt46v4m16.vhd
simulation/mti_pkg.vhd
simulation/pll1.vhd
simulation/readme.txt
simulation/stdlogar.vhd
simulation/util1164.vhd
simulation/wave.do
simulation/work/altcam/behave.dat
simulation/work/altcam/behave.psm
simulation/work/altcam/_primary.dat
simulation/work/altclklock/behavior.dat
simulation/work/altclklock/behavior.psm
simulation/work/altclklock/_primary.dat
simulation/work/altlvds_rx/behavior.dat
simulation/work/altlvds_rx/behavior.psm
simulation/work/altlvds_rx/_primary.dat
simulation/work/altlvds_tx/behavior.dat
simulation/work/altlvds_tx/behavior.psm
simulation/work/altlvds_tx/_primary.dat
simulation/work/command/rtl.dat
simulation/work/command/rtl.psm
simulation/work/command/_primary.dat
simulation/work/control_interface/rtl.dat
simulation/work/control_interface/rtl.psm
simulation/work/control_interface/_primary.dat
simulation/work/ddr_command/rtl.dat
simulation/work/ddr_command/rtl.psm
simulation/work/ddr_command/_primary.dat
simulation/work/ddr_control_interface/rtl.dat
simulation/work/ddr_control_interface/rtl.psm
simulation/work/ddr_control_interface/_primary.dat
simulation/work/ddr_data_path/rtl.dat
simulation/work/ddr_data_path/rtl.psm
simulation/work/ddr_data_path/_primary.dat
simulation/work/ddr_sdram/rtl.dat
simulation/work/ddr_sdram/rtl.psm
simulation/work/ddr_sdram/_primary.dat
simulation/work/ddr_sdram_tb/rtl.dat
simulation/work/ddr_sdram_tb/rtl.psm
simulation/work/ddr_sdram_tb/_primary.dat
simulation/work/io_utils/body.dat
simulation/work/io_utils/body.psm
simulation/work/io_utils/_primary.dat
simulation/work/io_utils/_vhdl.psm
simulation/work/lpm_components/body.dat
simulation/work/lpm_components/body.psm
simulation/work/lpm_components/_primary.dat
simulation/work/lpm_components/_vhdl.psm
simulation/work/mt46v4m16/behave.dat
simulation/work/mt46v4m16/behave.psm
simulation/work/mt46v4m16/_primary.dat
simulation/work/mti_pkg/body.dat
simulation/work/mti_pkg/body.psm
simulation/work/mti_pkg/_primary.dat
simulation/work/mti_pkg/_vhdl.psm
simulation/work/pll1/syn.dat
simulation/work/pll1/syn.psm
simulation/work/pll1/_primary.dat
simulation/work/std_logic_arith/body.dat
simulation/work/std_logic_arith/body.psm
simulation/work/std_logic_arith/_primary.dat
simulation/work/std_logic_arith/_vhdl.psm
simulation/work/util_1164/body.dat
simulation/work/util_1164/body.psm
simulation/work/util_1164/_primary.dat
simulation/work/util_1164/_vhdl.psm
simulation/work/_info
source/ddr_command.vhd
source/ddr_control_interface.vhd
source/ddr_data_path.vhd
source/ddr_sdram.vhd
synthesis/synplicity/ddr_sdram.prj
synthesis/synplicity/rev_1/ddr_sdram.srm
synthesis/synplicity/rev_1/ddr_sdram.srr
synthesis/synplicity/rev_1/ddr_sdram.srs
synthesis/synplicity/rev_1/ddr_sdram.tcl
synthesis/synplicity/rev_1/ddr_sdram.tlg
synthesis/synplicity/rev_1/ddr_sdram.vqm
synthesis/synplicity/rev_1/ddr_sdram.xrf
synthesis/synplicity/rev_1/ddr_sdram_cons.tcl
synthesis/synplicity/rev_1/ddr_sdram_rm.tcl
simulation/work/altcam
simulation/work/altclklock
simulation/work/altlvds_rx
simulation/work/altlvds_tx
simulation/work/command
simulation/work/control_interface
simulation/work/ddr_command
simulation/work/ddr_control_interface
simulation/work/ddr_data_path
simulation/work/ddr_sdram
simulation/work/ddr_sdram_tb
simulation/work/io_utils
simulation/work/lpm_components
simulation/work/mt46v4m16
simulation/work/mti_pkg
simulation/work/pll1
simulation/work/std_logic_arith
simulation/work/util_1164
synthesis/synplicity/rev_1
simulation/work
synthesis/synplicity
doc
model
route
simulation
source
synthesis
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.