文件名称:Realization_of_FPGA_for_LDPC_encoding
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:162.4kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
低密度奇偶校验码(简称LDPC码)是目前距离香农限最近的一种线性纠错码,它的直接编码运算量较大,通常具有码长的二次方复杂度.为此,利用有效的校验矩阵,来降低编码的复杂度,同时研究利用大规模集成电路实现LDPC码的编码.在ISE 8.2软件平台上采用基于FPGA的Verilog HDL语言实现了有效的编码过程,为LDPC码的硬件实现和实际应用提供了依据-Abstract:Low.density parity·check code(LDPC code)is a kind of linear eror·correcting code nearest to Shannon Limit.For LDPC
cod e,the computational overhead for direct encoding operations is large,as the complexity of encod ing is the square of the length of
codeword.Hence,this paper reduces the complexity of coding by using effective parity—check matrix,and realizes the encoding device
for LDPC code by use of large·scale integrated circuits.The effective encoding process based on FPGA with Verilog HDL language is
implemented on ISE 8.2 software platform ,providing a feasible basis for hardware implementation an d practical application of LDPC
code.
cod e,the computational overhead for direct encoding operations is large,as the complexity of encod ing is the square of the length of
codeword.Hence,this paper reduces the complexity of coding by using effective parity—check matrix,and realizes the encoding device
for LDPC code by use of large·scale integrated circuits.The effective encoding process based on FPGA with Verilog HDL language is
implemented on ISE 8.2 software platform ,providing a feasible basis for hardware implementation an d practical application of LDPC
code.
(系统自动生成,下载前可以参看下载内容)
下载文件列表
Realization_of_FPGA_for_LDPC_encoding.pdf
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.