文件名称:FPGA-1602
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:989.63kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
这是自己写的一个 基于ATEARA 公司的FPGA的 1602的程序 传上和交流交流-This is to write a FPGA-based ATEARA s 1602 program transfer and exchange on the exchange
(系统自动生成,下载前可以参看下载内容)
下载文件列表
5.1 1602/Verilog/db/lcd1602.(0).cnf.cdb
5.1 1602/Verilog/db/lcd1602.(0).cnf.hdb
5.1 1602/Verilog/db/lcd1602.asm.qmsg
5.1 1602/Verilog/db/lcd1602.asm_labs.ddb
5.1 1602/Verilog/db/lcd1602.cbx.xml
5.1 1602/Verilog/db/lcd1602.cmp.bpm
5.1 1602/Verilog/db/lcd1602.cmp.cdb
5.1 1602/Verilog/db/lcd1602.cmp.ecobp
5.1 1602/Verilog/db/lcd1602.cmp.hdb
5.1 1602/Verilog/db/lcd1602.cmp.kpt
5.1 1602/Verilog/db/lcd1602.cmp.logdb
5.1 1602/Verilog/db/lcd1602.cmp.rdb
5.1 1602/Verilog/db/lcd1602.cmp.tdb
5.1 1602/Verilog/db/lcd1602.cmp0.ddb
5.1 1602/Verilog/db/lcd1602.cmp2.ddb
5.1 1602/Verilog/db/lcd1602.cmp_merge.kpt
5.1 1602/Verilog/db/lcd1602.db_info
5.1 1602/Verilog/db/lcd1602.eco.cdb
5.1 1602/Verilog/db/lcd1602.fit.qmsg
5.1 1602/Verilog/db/lcd1602.hier_info
5.1 1602/Verilog/db/lcd1602.hif
5.1 1602/Verilog/db/lcd1602.lpc.html
5.1 1602/Verilog/db/lcd1602.lpc.rdb
5.1 1602/Verilog/db/lcd1602.lpc.txt
5.1 1602/Verilog/db/lcd1602.map.bpm
5.1 1602/Verilog/db/lcd1602.map.cdb
5.1 1602/Verilog/db/lcd1602.map.ecobp
5.1 1602/Verilog/db/lcd1602.map.hdb
5.1 1602/Verilog/db/lcd1602.map.kpt
5.1 1602/Verilog/db/lcd1602.map.logdb
5.1 1602/Verilog/db/lcd1602.map.qmsg
5.1 1602/Verilog/db/lcd1602.map_bb.cdb
5.1 1602/Verilog/db/lcd1602.map_bb.hdb
5.1 1602/Verilog/db/lcd1602.map_bb.logdb
5.1 1602/Verilog/db/lcd1602.pre_map.cdb
5.1 1602/Verilog/db/lcd1602.pre_map.hdb
5.1 1602/Verilog/db/lcd1602.rtlv.hdb
5.1 1602/Verilog/db/lcd1602.rtlv_sg.cdb
5.1 1602/Verilog/db/lcd1602.rtlv_sg_swap.cdb
5.1 1602/Verilog/db/lcd1602.sgdiff.cdb
5.1 1602/Verilog/db/lcd1602.sgdiff.hdb
5.1 1602/Verilog/db/lcd1602.sld_design_entry.sci
5.1 1602/Verilog/db/lcd1602.sld_design_entry_dsc.sci
5.1 1602/Verilog/db/lcd1602.smp_dump.txt
5.1 1602/Verilog/db/lcd1602.syn_hier_info
5.1 1602/Verilog/db/lcd1602.tan.qmsg
5.1 1602/Verilog/db/lcd1602.tis_db_list.ddb
5.1 1602/Verilog/db/lcd1602.tmw_info
5.1 1602/Verilog/db/lcd1602_global_asgn_op.abo
5.1 1602/Verilog/db/prev_cmp_lcd1602.asm.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.fit.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.map.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.tan.qmsg
5.1 1602/Verilog/div16.v.bak
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.atm
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.dfp
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.hdbx
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.kpt
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.logdb
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.rcf
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.atm
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.dpi
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.hdbx
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.kpt
5.1 1602/Verilog/incremental_db/README
5.1 1602/Verilog/lcd.v.bak
5.1 1602/Verilog/lcd1602.asm.rpt
5.1 1602/Verilog/lcd1602.cdf
5.1 1602/Verilog/lcd1602.done
5.1 1602/Verilog/lcd1602.dpf
5.1 1602/Verilog/lcd1602.fit.rpt
5.1 1602/Verilog/lcd1602.fit.smsg
5.1 1602/Verilog/lcd1602.fit.summary
5.1 1602/Verilog/lcd1602.flow.rpt
5.1 1602/Verilog/lcd1602.map.rpt
5.1 1602/Verilog/lcd1602.map.summary
5.1 1602/Verilog/lcd1602.pin
5.1 1602/Verilog/lcd1602.pof
5.1 1602/Verilog/lcd1602.qpf
5.1 1602/Verilog/lcd1602.qsf
5.1 1602/Verilog/lcd1602.qws
5.1 1602/Verilog/lcd1602.sof
5.1 1602/Verilog/lcd1602.tan.rpt
5.1 1602/Verilog/lcd1602.tan.summary
5.1 1602/Verilog/lcd1602.v
5.1 1602/Verilog/lcd1602.v.bak
5.1 1602/Verilog/lcd1602_assignment_defaults.qdf
5.1 1602/Verilog/lcd1602_description.txt
5.1 1602/Verilog/pin/CORE2-5SD-SLOT1.tcl
5.1 1602/Verilog/pin/CORE2-5U-SLOT1.tcl
5.1 1602/Verilog/pin/COREC-240U-SLOT1.tcl
5.1 1602/VHDL/db/lcd_display.(0).cnf.cdb
5.1 1602/VHDL/db/lcd_display.(0).cnf.hdb
5.1 1602/VHDL/db/lcd_display.asm.qmsg
5.1 1602/VHDL/db/lcd_display.asm_labs.ddb
5.1 1602/VHDL/db/lcd_display.cbx.xml
5.1 1602/VHDL/db/lcd_display.cmp.bpm
5.1 1602/VHDL/db/lcd_display.cmp.cdb
5.1 1602/VHDL/db/lcd_display.cmp.ecobp
5.1 1602/VHDL/db/lcd_display.cmp.hdb
5.1 1602/VHDL/db/lcd_display.cmp.kpt
5.1 1602/VHDL/db/lcd_display.cmp.logdb
5.1 1602/VHDL/db/lcd_display.cmp.rdb
5.1 1602/VHDL/db/lcd_display.cmp.tdb
5.1 1602/VHDL/db/lcd_display.cmp0.ddb
5.1 1602/VHDL/db/lcd_display.cmp2.ddb
5.1 1602/VHDL/db/lcd_display.cmp_merge.kpt
5.1 1602/VHDL/db/lcd_display.db_info
5.1 1602/VHDL/db/lcd_display.eco.cdb
5.1 1602/VHDL/db/lcd_display.fit.qmsg
5.1 1602/VHDL/db/lcd_display.hier_info
5.1 1602/VHDL/db/lcd_display.hif
5.1 1602/VHDL/db/lcd_display.lpc.html
5.1 1602/VHDL/db/lcd_display.lpc.rdb
5.1 1602/VHDL/db/lcd_display.lpc.txt
5.1 1602/VHDL/db/lcd_display.map.bpm
5.1 1602/VHDL/db/lcd_display.map.cdb
5.1 1602/VHDL/db/lcd_display.map.ecobp
5.1 1602/VHDL/db/lcd_display.map.hdb
5.1 1602/VHDL/db/lcd_display.map.kpt
5.1 1602/VHDL/db/lcd_display.map.logdb
5.1 1602/VHDL/db/lcd_display.map.qmsg
5.1 1602/VHDL/db/lcd_display.map_bb.cdb
5.1 160
5.1 1602/Verilog/db/lcd1602.(0).cnf.hdb
5.1 1602/Verilog/db/lcd1602.asm.qmsg
5.1 1602/Verilog/db/lcd1602.asm_labs.ddb
5.1 1602/Verilog/db/lcd1602.cbx.xml
5.1 1602/Verilog/db/lcd1602.cmp.bpm
5.1 1602/Verilog/db/lcd1602.cmp.cdb
5.1 1602/Verilog/db/lcd1602.cmp.ecobp
5.1 1602/Verilog/db/lcd1602.cmp.hdb
5.1 1602/Verilog/db/lcd1602.cmp.kpt
5.1 1602/Verilog/db/lcd1602.cmp.logdb
5.1 1602/Verilog/db/lcd1602.cmp.rdb
5.1 1602/Verilog/db/lcd1602.cmp.tdb
5.1 1602/Verilog/db/lcd1602.cmp0.ddb
5.1 1602/Verilog/db/lcd1602.cmp2.ddb
5.1 1602/Verilog/db/lcd1602.cmp_merge.kpt
5.1 1602/Verilog/db/lcd1602.db_info
5.1 1602/Verilog/db/lcd1602.eco.cdb
5.1 1602/Verilog/db/lcd1602.fit.qmsg
5.1 1602/Verilog/db/lcd1602.hier_info
5.1 1602/Verilog/db/lcd1602.hif
5.1 1602/Verilog/db/lcd1602.lpc.html
5.1 1602/Verilog/db/lcd1602.lpc.rdb
5.1 1602/Verilog/db/lcd1602.lpc.txt
5.1 1602/Verilog/db/lcd1602.map.bpm
5.1 1602/Verilog/db/lcd1602.map.cdb
5.1 1602/Verilog/db/lcd1602.map.ecobp
5.1 1602/Verilog/db/lcd1602.map.hdb
5.1 1602/Verilog/db/lcd1602.map.kpt
5.1 1602/Verilog/db/lcd1602.map.logdb
5.1 1602/Verilog/db/lcd1602.map.qmsg
5.1 1602/Verilog/db/lcd1602.map_bb.cdb
5.1 1602/Verilog/db/lcd1602.map_bb.hdb
5.1 1602/Verilog/db/lcd1602.map_bb.logdb
5.1 1602/Verilog/db/lcd1602.pre_map.cdb
5.1 1602/Verilog/db/lcd1602.pre_map.hdb
5.1 1602/Verilog/db/lcd1602.rtlv.hdb
5.1 1602/Verilog/db/lcd1602.rtlv_sg.cdb
5.1 1602/Verilog/db/lcd1602.rtlv_sg_swap.cdb
5.1 1602/Verilog/db/lcd1602.sgdiff.cdb
5.1 1602/Verilog/db/lcd1602.sgdiff.hdb
5.1 1602/Verilog/db/lcd1602.sld_design_entry.sci
5.1 1602/Verilog/db/lcd1602.sld_design_entry_dsc.sci
5.1 1602/Verilog/db/lcd1602.smp_dump.txt
5.1 1602/Verilog/db/lcd1602.syn_hier_info
5.1 1602/Verilog/db/lcd1602.tan.qmsg
5.1 1602/Verilog/db/lcd1602.tis_db_list.ddb
5.1 1602/Verilog/db/lcd1602.tmw_info
5.1 1602/Verilog/db/lcd1602_global_asgn_op.abo
5.1 1602/Verilog/db/prev_cmp_lcd1602.asm.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.fit.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.map.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.qmsg
5.1 1602/Verilog/db/prev_cmp_lcd1602.tan.qmsg
5.1 1602/Verilog/div16.v.bak
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.atm
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.dfp
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.hdbx
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.kpt
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.logdb
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.cmp.rcf
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.atm
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.dpi
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.hdbx
5.1 1602/Verilog/incremental_db/compiled_partitions/lcd1602.root_partition.map.kpt
5.1 1602/Verilog/incremental_db/README
5.1 1602/Verilog/lcd.v.bak
5.1 1602/Verilog/lcd1602.asm.rpt
5.1 1602/Verilog/lcd1602.cdf
5.1 1602/Verilog/lcd1602.done
5.1 1602/Verilog/lcd1602.dpf
5.1 1602/Verilog/lcd1602.fit.rpt
5.1 1602/Verilog/lcd1602.fit.smsg
5.1 1602/Verilog/lcd1602.fit.summary
5.1 1602/Verilog/lcd1602.flow.rpt
5.1 1602/Verilog/lcd1602.map.rpt
5.1 1602/Verilog/lcd1602.map.summary
5.1 1602/Verilog/lcd1602.pin
5.1 1602/Verilog/lcd1602.pof
5.1 1602/Verilog/lcd1602.qpf
5.1 1602/Verilog/lcd1602.qsf
5.1 1602/Verilog/lcd1602.qws
5.1 1602/Verilog/lcd1602.sof
5.1 1602/Verilog/lcd1602.tan.rpt
5.1 1602/Verilog/lcd1602.tan.summary
5.1 1602/Verilog/lcd1602.v
5.1 1602/Verilog/lcd1602.v.bak
5.1 1602/Verilog/lcd1602_assignment_defaults.qdf
5.1 1602/Verilog/lcd1602_description.txt
5.1 1602/Verilog/pin/CORE2-5SD-SLOT1.tcl
5.1 1602/Verilog/pin/CORE2-5U-SLOT1.tcl
5.1 1602/Verilog/pin/COREC-240U-SLOT1.tcl
5.1 1602/VHDL/db/lcd_display.(0).cnf.cdb
5.1 1602/VHDL/db/lcd_display.(0).cnf.hdb
5.1 1602/VHDL/db/lcd_display.asm.qmsg
5.1 1602/VHDL/db/lcd_display.asm_labs.ddb
5.1 1602/VHDL/db/lcd_display.cbx.xml
5.1 1602/VHDL/db/lcd_display.cmp.bpm
5.1 1602/VHDL/db/lcd_display.cmp.cdb
5.1 1602/VHDL/db/lcd_display.cmp.ecobp
5.1 1602/VHDL/db/lcd_display.cmp.hdb
5.1 1602/VHDL/db/lcd_display.cmp.kpt
5.1 1602/VHDL/db/lcd_display.cmp.logdb
5.1 1602/VHDL/db/lcd_display.cmp.rdb
5.1 1602/VHDL/db/lcd_display.cmp.tdb
5.1 1602/VHDL/db/lcd_display.cmp0.ddb
5.1 1602/VHDL/db/lcd_display.cmp2.ddb
5.1 1602/VHDL/db/lcd_display.cmp_merge.kpt
5.1 1602/VHDL/db/lcd_display.db_info
5.1 1602/VHDL/db/lcd_display.eco.cdb
5.1 1602/VHDL/db/lcd_display.fit.qmsg
5.1 1602/VHDL/db/lcd_display.hier_info
5.1 1602/VHDL/db/lcd_display.hif
5.1 1602/VHDL/db/lcd_display.lpc.html
5.1 1602/VHDL/db/lcd_display.lpc.rdb
5.1 1602/VHDL/db/lcd_display.lpc.txt
5.1 1602/VHDL/db/lcd_display.map.bpm
5.1 1602/VHDL/db/lcd_display.map.cdb
5.1 1602/VHDL/db/lcd_display.map.ecobp
5.1 1602/VHDL/db/lcd_display.map.hdb
5.1 1602/VHDL/db/lcd_display.map.kpt
5.1 1602/VHDL/db/lcd_display.map.logdb
5.1 1602/VHDL/db/lcd_display.map.qmsg
5.1 1602/VHDL/db/lcd_display.map_bb.cdb
5.1 160
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.