文件名称:xapp485
介绍说明--下载内容来自于网络,使用问题请自行百度
XAPP485 - 以高达 666 Mbps 的速率在 Spartan-3E FPGA 中实现 1:7 的解串行化
(系统自动生成,下载前可以参看下载内容)
下载文件列表
xapp_485/
xapp_485/4bit_constraints/
xapp_485/4bit_constraints/Copy of top4_rx_3s500e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s100e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s100e_vq100_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_fg320_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg320_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg484_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_pq208_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_pq208_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_vq100_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_pq208_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_pq208_tr_a.ucf
xapp_485/4bit_floorplans/
xapp_485/4bit_floorplans/top4_rx_3s100e_vq100_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg484_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_cp132_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_vq100_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_cp132_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s100e_cp132_r_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s100e_vq100_r_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s1200e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s1200e_ft256_rt_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_cp132_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_ft256_rt_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_tq144_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_ft256_rt_a.ppt
xapp_485/4bit_verilog/
xapp_485/4bit_verilog/auto_phase_align_s3e.v
xapp_485/4bit_verilog/serdes_4b_1to7.v
xapp_485/4bit_verilog/serdes_4b_1to7_wrapper.v
xapp_485/4bit_verilog/top4_rx.v
xapp_485/4bit_vhdl/
xapp_485/4bit_vhdl/auto_phase_align_s3e.vhd
xapp_485/4bit_vhdl/serdes_4b_1to7.vhd
xapp_485/4bit_vhdl/serdes_4b_1to7_wrapper.vhd
xapp_485/4bit_vhdl/top4_rx.vhd
xapp_485/5bit_constraints/
xapp_485/5bit_constraints/top5_rx_3s100e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s100e_vq100_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_fg320_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg320_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg484_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_pq208_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_pq208_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_vq100_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_pq208_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_pq208_tr_a.ucf
xapp_485/5bit_floorplans/
xapp_485/5bit_floorplans/top5_rx_3s100e_vq100_t_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_fg320_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_fg320_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_ft256_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_ft256_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg320_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg320_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg484_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_cp132_t_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_ft256_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_ft256_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_vq100_t_a.ppt
x
xapp_485/4bit_constraints/
xapp_485/4bit_constraints/Copy of top4_rx_3s500e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s100e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s100e_vq100_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_fg320_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1200e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg320_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s1600e_fg484_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_pq208_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_pq208_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s250e_vq100_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_cp132_t_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_fg320_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_ft256_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_ft256_tr_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_pq208_tl_a.ucf
xapp_485/4bit_constraints/top4_rx_3s500e_pq208_tr_a.ucf
xapp_485/4bit_floorplans/
xapp_485/4bit_floorplans/top4_rx_3s100e_vq100_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1200e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s1600e_fg484_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_cp132_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s250e_vq100_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_cp132_t_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_ft256_tl_a.ppt
xapp_485/4bit_floorplans/top4_rx_3s500e_ft256_tr_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s100e_cp132_r_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s100e_vq100_r_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s1200e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s1200e_ft256_rt_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_cp132_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_ft256_rt_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s250e_tq144_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_fg320_tl_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_fg320_tr_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_ft256_rb_a.ppt
xapp_485/4bit_floorplans/top4_tx_3s500e_ft256_rt_a.ppt
xapp_485/4bit_verilog/
xapp_485/4bit_verilog/auto_phase_align_s3e.v
xapp_485/4bit_verilog/serdes_4b_1to7.v
xapp_485/4bit_verilog/serdes_4b_1to7_wrapper.v
xapp_485/4bit_verilog/top4_rx.v
xapp_485/4bit_vhdl/
xapp_485/4bit_vhdl/auto_phase_align_s3e.vhd
xapp_485/4bit_vhdl/serdes_4b_1to7.vhd
xapp_485/4bit_vhdl/serdes_4b_1to7_wrapper.vhd
xapp_485/4bit_vhdl/top4_rx.vhd
xapp_485/5bit_constraints/
xapp_485/5bit_constraints/top5_rx_3s100e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s100e_vq100_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_fg320_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1200e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg320_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s1600e_fg484_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_pq208_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_pq208_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s250e_vq100_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_cp132_t_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_fg320_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_ft256_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_ft256_tr_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_pq208_tl_a.ucf
xapp_485/5bit_constraints/top5_rx_3s500e_pq208_tr_a.ucf
xapp_485/5bit_floorplans/
xapp_485/5bit_floorplans/top5_rx_3s100e_vq100_t_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_fg320_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_fg320_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_ft256_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1200e_ft256_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg320_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg320_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s1600e_fg484_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_cp132_t_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_ft256_tl_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_ft256_tr_a.ppt
xapp_485/5bit_floorplans/top5_rx_3s250e_vq100_t_a.ppt
x
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.