文件名称:full_adder_VHDLproject
-
所属分类:
- 标签属性:
- 上传时间:2016-05-24
-
文件大小:1.6mb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
常用的VHDL模块,适合VHDL入门者,本系列一共包含六个VHDL模块,本文件是全加器模块
1.算术逻辑单元(alu_1706),实现算术逻辑运算
2.CPU寄存器组(cpu_register),实现四个通用寄存器(具有读写功能),一个PC寄存器(清零,置数,加一计数,减一计数,工作使能)。
3.全加器(full_adder)
4.半加器(half_adder)
5.3-8译码器(mutex_3to8)
6.计算机运算器(S6)实现运算器相关功能-VHDL modules commonly used for VHDL beginners, this series contains a total of six VHDL module, arithmetic logic unit (alu_1706), implement arithmetic and logic
2.CPU register set (cpu_register), to realize the four general-purpose registers (read and write functions), a PC register (cleared, set the number, plus one count minus one count, work enabled).
3. The full adder (full_adder)
4. The half-adder (half_adder)
5.3-8 decoder (mutex_3to8)
6. Computer operator (S6) to achieve operator-related functions
1.算术逻辑单元(alu_1706),实现算术逻辑运算
2.CPU寄存器组(cpu_register),实现四个通用寄存器(具有读写功能),一个PC寄存器(清零,置数,加一计数,减一计数,工作使能)。
3.全加器(full_adder)
4.半加器(half_adder)
5.3-8译码器(mutex_3to8)
6.计算机运算器(S6)实现运算器相关功能-VHDL modules commonly used for VHDL beginners, this series contains a total of six VHDL module, arithmetic logic unit (alu_1706), implement arithmetic and logic
2.CPU register set (cpu_register), to realize the four general-purpose registers (read and write functions), a PC register (cleared, set the number, plus one count minus one count, work enabled).
3. The full adder (full_adder)
4. The half-adder (half_adder)
5.3-8 decoder (mutex_3to8)
6. Computer operator (S6) to achieve operator-related functions
(系统自动生成,下载前可以参看下载内容)
下载文件列表
full_adder【VHDLproject】/db/full_adder.(0).cnf.cdb
full_adder【VHDLproject】/db/full_adder.(0).cnf.hdb
full_adder【VHDLproject】/db/full_adder.(1).cnf.cdb
full_adder【VHDLproject】/db/full_adder.(1).cnf.hdb
full_adder【VHDLproject】/db/full_adder.(2).cnf.cdb
full_adder【VHDLproject】/db/full_adder.(2).cnf.hdb
full_adder【VHDLproject】/db/full_adder.asm.qmsg
full_adder【VHDLproject】/db/full_adder.asm.rdb
full_adder【VHDLproject】/db/full_adder.asm_labs.ddb
full_adder【VHDLproject】/db/full_adder.cbx.xml
full_adder【VHDLproject】/db/full_adder.cmp.bpm
full_adder【VHDLproject】/db/full_adder.cmp.cdb
full_adder【VHDLproject】/db/full_adder.cmp.hdb
full_adder【VHDLproject】/db/full_adder.cmp.idb
full_adder【VHDLproject】/db/full_adder.cmp.kpt
full_adder【VHDLproject】/db/full_adder.cmp.logdb
full_adder【VHDLproject】/db/full_adder.cmp.rdb
full_adder【VHDLproject】/db/full_adder.cmp_merge.kpt
full_adder【VHDLproject】/db/full_adder.cuda_io_sim_cache.31um_ff_1200mv_0c_fast.hsd
full_adder【VHDLproject】/db/full_adder.cuda_io_sim_cache.31um_ss_1200mv_85c_slow.hsd
full_adder【VHDLproject】/db/full_adder.db_info
full_adder【VHDLproject】/db/full_adder.eda.qmsg
full_adder【VHDLproject】/db/full_adder.fit.qmsg
full_adder【VHDLproject】/db/full_adder.hier_info
full_adder【VHDLproject】/db/full_adder.hif
full_adder【VHDLproject】/db/full_adder.ipinfo
full_adder【VHDLproject】/db/full_adder.lpc.html
full_adder【VHDLproject】/db/full_adder.lpc.rdb
full_adder【VHDLproject】/db/full_adder.lpc.txt
full_adder【VHDLproject】/db/full_adder.map.ammdb
full_adder【VHDLproject】/db/full_adder.map.bpm
full_adder【VHDLproject】/db/full_adder.map.cdb
full_adder【VHDLproject】/db/full_adder.map.hdb
full_adder【VHDLproject】/db/full_adder.map.kpt
full_adder【VHDLproject】/db/full_adder.map.logdb
full_adder【VHDLproject】/db/full_adder.map.qmsg
full_adder【VHDLproject】/db/full_adder.map.rdb
full_adder【VHDLproject】/db/full_adder.map_bb.cdb
full_adder【VHDLproject】/db/full_adder.map_bb.hdb
full_adder【VHDLproject】/db/full_adder.map_bb.logdb
full_adder【VHDLproject】/db/full_adder.pre_map.hdb
full_adder【VHDLproject】/db/full_adder.pti_db_list.ddb
full_adder【VHDLproject】/db/full_adder.root_partition.map.reg_db.cdb
full_adder【VHDLproject】/db/full_adder.routing.rdb
full_adder【VHDLproject】/db/full_adder.rtlv.hdb
full_adder【VHDLproject】/db/full_adder.rtlv_sg.cdb
full_adder【VHDLproject】/db/full_adder.rtlv_sg_swap.cdb
full_adder【VHDLproject】/db/full_adder.sgdiff.cdb
full_adder【VHDLproject】/db/full_adder.sgdiff.hdb
full_adder【VHDLproject】/db/full_adder.sld_design_entry.sci
full_adder【VHDLproject】/db/full_adder.sld_design_entry_dsc.sci
full_adder【VHDLproject】/db/full_adder.smart_action.txt
full_adder【VHDLproject】/db/full_adder.sta.qmsg
full_adder【VHDLproject】/db/full_adder.sta.rdb
full_adder【VHDLproject】/db/full_adder.sta_cmp.8_slow_1200mv_85c.tdb
full_adder【VHDLproject】/db/full_adder.syn_hier_info
full_adder【VHDLproject】/db/full_adder.tiscmp.fastest_slow_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.fastest_slow_1200mv_85c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.fast_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.slow_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.slow_1200mv_85c.ddb
full_adder【VHDLproject】/db/full_adder.tis_db_list.ddb
full_adder【VHDLproject】/db/full_adder.vpr.ammdb
full_adder【VHDLproject】/db/logic_util_heursitic.dat
full_adder【VHDLproject】/db/prev_cmp_full_adder.qmsg
full_adder【VHDLproject】/full_adder.qpf
full_adder【VHDLproject】/full_adder.qsf
full_adder【VHDLproject】/full_adder.qws
full_adder【VHDLproject】/full_adder_2.bsf
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.db_info
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.ammdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.dfp
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.kpt
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.logdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.rcfdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.dpi
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.hb_info
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.sig
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.kpt
full_adder【VHDLproject】/incremental_db/README
full_adder【VHDLproject】/output_files/f
full_adder【VHDLproject】/db/full_adder.(0).cnf.hdb
full_adder【VHDLproject】/db/full_adder.(1).cnf.cdb
full_adder【VHDLproject】/db/full_adder.(1).cnf.hdb
full_adder【VHDLproject】/db/full_adder.(2).cnf.cdb
full_adder【VHDLproject】/db/full_adder.(2).cnf.hdb
full_adder【VHDLproject】/db/full_adder.asm.qmsg
full_adder【VHDLproject】/db/full_adder.asm.rdb
full_adder【VHDLproject】/db/full_adder.asm_labs.ddb
full_adder【VHDLproject】/db/full_adder.cbx.xml
full_adder【VHDLproject】/db/full_adder.cmp.bpm
full_adder【VHDLproject】/db/full_adder.cmp.cdb
full_adder【VHDLproject】/db/full_adder.cmp.hdb
full_adder【VHDLproject】/db/full_adder.cmp.idb
full_adder【VHDLproject】/db/full_adder.cmp.kpt
full_adder【VHDLproject】/db/full_adder.cmp.logdb
full_adder【VHDLproject】/db/full_adder.cmp.rdb
full_adder【VHDLproject】/db/full_adder.cmp_merge.kpt
full_adder【VHDLproject】/db/full_adder.cuda_io_sim_cache.31um_ff_1200mv_0c_fast.hsd
full_adder【VHDLproject】/db/full_adder.cuda_io_sim_cache.31um_ss_1200mv_85c_slow.hsd
full_adder【VHDLproject】/db/full_adder.db_info
full_adder【VHDLproject】/db/full_adder.eda.qmsg
full_adder【VHDLproject】/db/full_adder.fit.qmsg
full_adder【VHDLproject】/db/full_adder.hier_info
full_adder【VHDLproject】/db/full_adder.hif
full_adder【VHDLproject】/db/full_adder.ipinfo
full_adder【VHDLproject】/db/full_adder.lpc.html
full_adder【VHDLproject】/db/full_adder.lpc.rdb
full_adder【VHDLproject】/db/full_adder.lpc.txt
full_adder【VHDLproject】/db/full_adder.map.ammdb
full_adder【VHDLproject】/db/full_adder.map.bpm
full_adder【VHDLproject】/db/full_adder.map.cdb
full_adder【VHDLproject】/db/full_adder.map.hdb
full_adder【VHDLproject】/db/full_adder.map.kpt
full_adder【VHDLproject】/db/full_adder.map.logdb
full_adder【VHDLproject】/db/full_adder.map.qmsg
full_adder【VHDLproject】/db/full_adder.map.rdb
full_adder【VHDLproject】/db/full_adder.map_bb.cdb
full_adder【VHDLproject】/db/full_adder.map_bb.hdb
full_adder【VHDLproject】/db/full_adder.map_bb.logdb
full_adder【VHDLproject】/db/full_adder.pre_map.hdb
full_adder【VHDLproject】/db/full_adder.pti_db_list.ddb
full_adder【VHDLproject】/db/full_adder.root_partition.map.reg_db.cdb
full_adder【VHDLproject】/db/full_adder.routing.rdb
full_adder【VHDLproject】/db/full_adder.rtlv.hdb
full_adder【VHDLproject】/db/full_adder.rtlv_sg.cdb
full_adder【VHDLproject】/db/full_adder.rtlv_sg_swap.cdb
full_adder【VHDLproject】/db/full_adder.sgdiff.cdb
full_adder【VHDLproject】/db/full_adder.sgdiff.hdb
full_adder【VHDLproject】/db/full_adder.sld_design_entry.sci
full_adder【VHDLproject】/db/full_adder.sld_design_entry_dsc.sci
full_adder【VHDLproject】/db/full_adder.smart_action.txt
full_adder【VHDLproject】/db/full_adder.sta.qmsg
full_adder【VHDLproject】/db/full_adder.sta.rdb
full_adder【VHDLproject】/db/full_adder.sta_cmp.8_slow_1200mv_85c.tdb
full_adder【VHDLproject】/db/full_adder.syn_hier_info
full_adder【VHDLproject】/db/full_adder.tiscmp.fastest_slow_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.fastest_slow_1200mv_85c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.fast_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.slow_1200mv_0c.ddb
full_adder【VHDLproject】/db/full_adder.tiscmp.slow_1200mv_85c.ddb
full_adder【VHDLproject】/db/full_adder.tis_db_list.ddb
full_adder【VHDLproject】/db/full_adder.vpr.ammdb
full_adder【VHDLproject】/db/logic_util_heursitic.dat
full_adder【VHDLproject】/db/prev_cmp_full_adder.qmsg
full_adder【VHDLproject】/full_adder.qpf
full_adder【VHDLproject】/full_adder.qsf
full_adder【VHDLproject】/full_adder.qws
full_adder【VHDLproject】/full_adder_2.bsf
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.db_info
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.ammdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.dfp
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.kpt
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.logdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.cmp.rcfdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.dpi
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.cdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.hb_info
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hbdb.sig
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.hdb
full_adder【VHDLproject】/incremental_db/compiled_partitions/full_adder.root_partition.map.kpt
full_adder【VHDLproject】/incremental_db/README
full_adder【VHDLproject】/output_files/f
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.