搜索资源列表
SPI接口音频Codec实验
- ALTERA NIOS处理器,VHDL语言在QUARTUS编译通过,然后有C语言在NIOS SHELL下驱动,实验音频解码-Altera NIOS processor, the QUARTUS VHDL compiler, then the C language under NIOS SHELL-driven, experimental audio decoder
spi
- SPI总线接口的verilog源码,包含仿真模块modelsim 和 quartus 工程。本人测试通过。-SPI bus interface in verilog source code, including the simulation module modelsim and quartus project. I test.
SPI
- 经典spi IP 核心 FPGA是实现有说明文档-spi IP based on fpga
spi_vhdl_source
- SPI的VHDL程序,经过quartus验证的,不错!-SPI of the VHDL program, after verification quartus, yes!
analogue-digi-ana-converter
- design and implementation of a format conversion system on the Altera NIOS board(QUARTUS) which reads an analogue input, converts it into digital data, and then does the reverse conversion back into analogue format. This will be done by taking an ana
get_6675_temp_2
- MAXII 240 CPLD和6675 开发的0-1023.75度的温度传感数据采集系统,用seg7 LED显示,精度0.25度。探头是K型测温线,Quartus II 6.0调是通过,在cpld开发板上面试验成功-MAXII 240cpld and 0-1023.75 development of 6675 degrees C temperature sensor data acquisition system, using seg7 LED shows that the accuracy o
spi
- SPI IP CORE Verilog quartus-SPI IP CORE Verilog quartusii
VHDL-based-design-of-SPI
- 基于VHDL的串行同步通信SPI设计 本设计是用Quartus作为开发环境,以DE2板为硬件平台实现的SPI同步串行通讯。设计过程方便。根据接收和发送两个主要部分实现了SPI的基本功能。此外,该设计还实现了波特率发生器,数码管显示的功能。用DE2板实现具有电路简洁,开发周期短的优点。充分利用了EDA设计的优点。开发过程用了VHDL硬件描述语言进行描述,从底层设计,分模块进行,充分提高了设计者的数字逻辑设计的概念。-VHDL-based SPI serial synchronous comm
spi
- 用verilog实现的 SPI 源码,可以直接通过Quartus运行-SPI with verilog source implementation can be run directly through the Quartus ~ ~
FPGA-realise-the-SPI-code
- 用verilog实现的SPI程序,还在modelsim中编写了testbetch文件,非常适合初学者做SPI实验,做一遍包括quartus应用及modelsim仿真都会了-Implementation of SPI with verilog program, also write the testbetch modelsim file, ideal for beginners to do SPI experiment, do it again, including quartus and mod
DEMO_N
- FPGA NOISII程序,包含串口,FLASH,SPI等各种接口的程序,由原理图和VERLOG语言混合编写,非常适合初学者,开发环境为QUARTUS 9.0,芯片为EP2C208QC8N-The the FPGA NOISII program, including serial, FLASH, SPI, interface program, the schematic and VERLOG language prepared by mixing, ideal for beginners, de
Altera_Quartus_SPI
- SPI on Quartus Altera witn testbensh simulation
FPGA_SPI_master
- master spi code for quartus
SPI_on-quartus
- spi master code for fpga quartus altera
SPI
- spi master code for fpga quartus altera
SPI-verilog
- spi master code for fpga quartus altera
spiip
- 一个quartus的SPI接口的IP核-A quartus SPI interface IP core ...........................
quartus-file
- 利用VHDL编写SPI传输与接收协议,发送单字节信息,状态机思想-Use VHDL to write SPI transmission and receiving protocol, send a single-byte information, the state machine
SPI-slave-system
- FPGA时序逻辑设计:串行外围设备接口SPI从设备系统,包括串行时钟线SCK,主机输入/从机输出MISO,主机输出/从机输入MOSI和低电平有效的从机选择线SS。环境为Quartus。-FPGA Timing Logic Design: Serial Peripheral Interface SPI Slave Device System Includes Serial Clock Line SCK, Host Input/Slave Output MISO, Host Output/Slave
vr_comp1
- 这软件变换摄像头的资料成为串口样式资料。 摄像头型号是GC0328 。它的出口资料有并口样式。 串口资料的样式是SPI样式。(This software transforms camera data into serial style data. The camera model is GC0328. Its output data has a parallel port style. The serial data has a SPI style.)