搜索资源列表
基于verilog语言的寄存器组设计代码以及文档
- 本资源详细介绍了基于verilog语言的寄存器组设计代码,并且配有相关详尽的文档介绍,通俗易懂,可以直接编译使用!
fpga与PC机的串口通信
- 基于VerilogHDL 的FPGA与PC的串口通信代码,已经测试过,绝对可以用
LCD.基于FPGA的LCD1602驱动
- 基于FPGA的LCD1602驱动,verilog代码,已经调试成功,LCD1602-driven FPGA-based, verilog code debugging has been successful
filter
- 基于verilog硬件描述语言的滤波器设计,便于开发者从理论到实现-Verilog hardware descr iption language based on the filter design, ease of developers from theory to implementation
verilog
- 基于QUATEUS2的设计一个8位频率计verilog语言编程-The design is based QUATEUS2 an 8-bit frequency counter verilog programming language
基于USB-ATA接口的海量存储器的设计与实现
- 介绍了一种基于通用可编程接口的通用串行总线-高级技术配件解决方案,将普通硬盘转化为Usb Mass Storage.-introduces a general programmable interface based on the Universal Serial Bus-senior technical accessories solution that will drive into ordinary Usb Mass Storage.
DDS
- 基于DDS技术的函数波形发生器设计,适合用fpga设计波形发生器用-Based on DDS technology function waveform generator design, suitable for FPGA design with Waveform Generator
VerilogHDL
- 本文主要分析了FIR数字滤波器的基本结构和硬件构成特点,简要介绍了FIR滤波器实现的方式优缺点 结合Altera公司的Stratix系列产品的特点,以一个基于MAC的8阶FIR数字滤波器的设计为例,给出了使用Verilog硬件描述语言进行数字逻辑设计的过程和方法,并且在QuartusⅡ的集成开发环境下编写HDL代码,进行综合 利用QuartusⅡ内部的仿真器对设计做脉冲响应仿真和验证。-This paper analyzes the FIR digital filter structure an
lcd1602-verilog
- 基于QuartusII的LCD1602-Verilog 源代码,可以直接应用于FPGA开发板。-QuartusII based on the LCD1602-Verilog source code, can be directly applied to FPGA development board.
verilog-8_1
- 基于fpga开发,使用初学者借鉴的一小段verilog程序代码,基于verilog的8选一-based on verilog,8——1
verilog
- 基于verilog的TFT驱动程序 800 x 480 16bit Color -Verilog TFT driver
fft512
- 基于verilog IP核的FFT工程,512位FFT运算,(FFT engineering based on Verilog IP kernel and 512 bit FFT operation,)
cnt12
- 十二进制计数器,基于verilog HDL实现。(Twelve decimal counter)
基于FPGA和IP核的FIR低通滤波器
- 用verilog语言实现数字电路低通滤波器(Implementation of digital circuit low-pass filter using Verilog language)
CCD驱动程序
- tcd1208ap驱动程序 ,基于verilog语言(Tcd1208ap driver, based on Verilog language)
02_VGA_Display_Test640480
- 基于verilog 实现vga显示源代码(The FPGA-based Character Display and Its Application in Real Time Image Processing Syste)
20 CAN总线实验
- 基于can总线的,Verilog源代码分享,可以在Z7030芯片开发板进行演示。(Based on the CAN bus, Verilog source code sharing, can be demonstrated in the Z7030 chip development board.)
基于FPGA的单精度浮点数乘法器设计
- 《基于FPGA的单精度浮点数乘法器设计》详细介绍了按照IEEE754标准在FPGA上实现单精度浮点加减乘除的方法(The design of single precision floating point multiplier based on FPGA introduces in detail the way of realizing single precision floating point addition, subtraction and multiplication and div
keybroad
- 本程序是基于verilog语言的程序,作用是键盘消抖,数码管显示(This procedure is based on Verilog language program, the role is to eliminate keyboard shaking, digital display.)
saw
- 使用verilog语言实现锯齿波的产生,完美调试成功(The use of Verilog language to produce sawtooth waves)