搜索资源列表
aes_core
- AES高级加密算法的verilog语言实现。同时附有AES协议的pdf文档,和此代码的测试程序,可作为一个IP核直接使用,可减少开发人员的设计时间。-AES Advanced Encryption Algorithm Verilog language. While the agreement with AES pdf documents, and that this code of the test procedure can be used as an IP core direct use,
JTD
- 带左拐的交通灯设计与25进制的加法计数器,Maxplus2软件中的Verilog语言编写-Neunggok with the design of traffic lights at 229 with the addition of 25 counters, simulated software Verilog language
aes_core
- Verilog实现AES加密算法 密码模块作为安全保密系统的重要组成部分,其核心任务就是加密数据。分组密码算法AES以其高效率、低开销、实现简单等特点目前被广泛应用于密码模块的研制中。密码模块一般被设计成外接在主机串口或并口的一个硬件设备或是一块插卡,具有速度快,低时延的特点。而从整体发展趋势来看,嵌入式密码模块由于灵活,适用于多种用户终端、通信设备和武器平台,将会得到更加广泛的应用
Linux_bc
- 对vga接口做了详细的介绍,并且有一 ·三段式Verilog的IDE程序,但只有DMA ·电子密码锁,基于fpga实现,密码正 ·IIR、FIR、FFT各模块程序设计例程, ·基于逻辑工具的以太网开发,基于逻 ·自己写的一个测温元件(ds18b20)的 ·光纤通信中的SDH数据帧解析及提取的 ·VHDL Programming by Example(McGr ·这是CAN总线控制器的IP核,源码是由 ·FPGA设计的SDRAM控制器,有仿真代码 ·xili
SDRAM_verilog-serial-port
- FPGA对sdramd的操作,verilog语言设计!-FPGA SDRAM verilog
bluetooth
- 蓝牙协议v2.0加解密和认证算法的实现,其中包括C++源代码,以及设计文档和相关参考资料,以及硬件实现的verilog代码。-Bluetooth protocol v2.0 encryption and authentication algorithm, which includes C++ source code, and design documents and related reference materials, and hardware implementation verilog
watchdog
- 针对低功耗和低频率的看门狗设计verilog代码-watch dog design code
LEDD
- 此例为LED流水灯设计,采用verilog编程,可实现流水灯左右移,增加了分频模块,充分利用实验板LED灯资源、开关资源、按键资源。-This example is water LED lights design, using verilog programming, can be moved around water lights, increasing the frequency module, make full use of experimental board LED light re
final-project-dpim
- FPGA模块设计,包括脉冲发送,信号处理,以及接收,系统是基于windows系统,verilog语言实现。-FPGA module design, including pulse transmission, signal processing, and receive, the system is based on the windows system, verilog language。
final-project-dppm
- FPGA模块设计,包括脉冲发送,信号处理,以及接收,系统是基于windows系统,verilog语言实现-FPGA module design, including pulse transmission, signal processing, and receive, the system is based on the windows system, verilog language
DES_Core
- 基于Quartus ii 平台的DES加密算法Verilog设计和modelsim仿真(DES encryption algorithm design and Modelsim simulation based on Quartus II platform)