搜索资源列表
pulse_change
- 用vhdl实现脉冲宽度可控的一简单程序 仿真环境MAXPLUS--use VHDL to achieve controllable pulse width of a simple process simulation environment Segments-
C51pulse
- 利用8051片内定时器TO来测量外部脉冲宽度的例子-use within 8,051 TO timer to measure pulse width of the external example
avrpwm
- AVR的PWM测试程序,用是可以的,调整参数,可以调整脉冲宽度-AVR PWM test procedure can be used to adjust parameters, pulse width can be adjusted
clmchong
- 单片机测量测脉冲宽度,测周期,脉宽信号从AT90S8515的ICP引脚输入,最大值为为999999μS
PulseWidth_detector_VHDL
- 通信控制中常用的脉冲宽度检测程序,VHDL模块化编成实现(原创)-communication control used in pulse width detection procedures, VHDL modular organization to achieve (original)
P89LPC932_Pulse
- 对一方波的每一次电平跳变进行捕获,并用捕获值计算方波的脉冲宽度,占空比,周期或其他。-right side of every wave-hopping -- for capture, and capture value with the square wave pulse width and duty cycle. cycle or other.
AVR-6
- AVR单片机入门及C语言高效设计实践(六) ATMEAG16L的定时/计数器 ATMEAG16L有两个8位定时/计数器(T/C0、T,C2)和一个16位定时/计数器T/C1)。每一个计数器都支持PWM(脉冲宽度调制)输出功能。PWM输出在电机控制、开关电源、信号发生等领域有着广泛的应用。[第一段]-AVR C language portal and efficient design practice (6) ATMEAG16L the timer / counter All ATMEAG16
FPGA_Clk
- 基于Cyclone EP1C6240C8 FPGA的时钟产生模块。主要用于为FPGA系统其他模块产生时钟信号。采用verilog编写。 使用计时器的方式产生时钟波形。 提供对于FPGA时钟的偶数分频、奇数分频、始终脉冲宽度等功能。-Based on Cyclone EP1C6240C8 FPGA' s clock generator module. Is mainly used for the FPGA system clock signal generated in other
08051809591853
- 基于单片机的窄带脉冲宽度检测 自已去看看有没有用!!! -Based on single-chip pulse width of the narrow-band detection of their own to see if there is no use! ! !
pwm__vhdl
- 一个基于vhdl语言的脉冲宽度调制。并且有两个脉冲输出-Vhdl language-based pulse width modulation. And two pulse output
pwm
- 脉冲宽度和重复周期可调的51 单片机程序-PWM T and t is contorl
maichongceliang
- 对于已获得的脉冲包络采样序列,需测量的脉冲特征参数主要有:脉冲幅值(PA)、脉冲到达时间(TOA)和脉冲宽度(PW)。实际测量中,脉冲波形的形状是各种各样的,但其主要的参数有脉冲幅度、脉冲宽度、脉冲周期、脉冲占空比、脉冲前沿(上升时间)、脉冲后沿(下降时间)、脉冲上冲、脉冲下冲、脉冲下垂、脉冲顶部不平度等,脉冲参数的计量主要就是对这些参数进行计量。本程序包实现基于FPGA实现脉冲宽度和重复周期的测量。-Who have access to the pulse envelope sample se
EliminateGlitch
- 通用消除窄脉冲和最大脉冲宽度判断,用于防止外部干扰导致通讯异常,硬件EMC等-GM to eliminate narrow pulses and maximum pulse width to determine, for the prevention of external interference caused abnormal communications, hardware, EMC, etc.
pulse_width
- 在keil编辑环境下完成了等精度脉冲宽度(时间间隔)的测量,该程序的硬件平台是用at89C52单片机和CPLD(epm7128slc84)以及液晶组成-The keil completed the editing environment such as precision pulse width (time interval) measurements, the program' s hardware platform is at89C52 MCU and CPLD (epm7128slc
Plus_Wide_Measure
- 采用INT1和T1测量脉冲宽度。测量范围0.0s~999.9s。 正脉冲测量,LED显示。只能测量一个正脉冲的宽度,为了LED显示,请输入脉冲宽度最好大于100ms。-INT1 and T1 measurements using pulse width. Range 0.0s ~ 999.9s. Positive pulse measurement, LED display. Can only be a positive pulse width measurement, to LED dis
cuiEDA
- 用VHDL语言写的脉冲宽度测量仪,本人课程设计题目,已经通过硬件测试-VHDL language to write the pulse width measuring instrument, a design course, I have been tested by the hardware
PWM
- 通过设置时钟实现脉冲宽度调制的verilog代码及测试(By setting the clock to achieve pulse width modulation of the Verilog code and test)
plusewidth(time_prescaler)
- STM32F103VE芯片,可以实现两个端口测量脉冲的频率以及占空比,为了防止溢出,将其进行了分频处理,可以测量出50Hz左右的脉冲,如果频率过大,则精确度会下降,需要重新更改分频数,程序中不包含输出部分,需要自己添加输出程序,建议直接读取TIM3_CCR2,TIM3_CCR1寄存器的值,然后自己进行转化。程序里面有大概的转换方法,但数值上并不合适,需要进行修改。(STM32F103VE chip, can achieve two port measurement of pulse freque
3-TIM—通用定时器-输入捕获-测量脉冲宽度
- 应用于STM32F103VET6,进行PWM的输入捕获,测量脉冲的宽度。(Based on STM32F103VET6, PWM input capture, pulse width measurement)
ex1_601
- 该程序可产生周期脉冲,脉冲宽度及周期大小可通过改变相关数值调节。(The program can generate periodic pulse, pulse width and cycle size can be adjusted by changing the correlation value.)