搜索资源列表
Altera Modesim破解版的LICENCE
- Altera Modesim破解版的LICENCE. 下载解压后: 1.直接运行mentorkg.exe(生成的license.txt拷贝到D:\altera\80\modelsim_ae\下或者mentorkg.exe拷贝到此目录下运行). 2.设置环境变量lm_license_file="D:\altera\80\modelsim_ae\license.txt" 3.搞定,Altera Modesim cracked version of the LICENCE.
iic.rar
- 基于I2C总线协议,该程序用VHDL编写了该协议的源代码,运行环境为ISE,modesim,Based on the I2C bus protocol, the procedures used to prepare the protocol VHDL source code, runtime environment for the ISE, modesim
lcd驱动程序
- lcd驱动程序,在ise中运行成功,可在modesim中编译。
adder
- 高达16位加法器的实现,工作环境在ISE,modesim,该例程较为详细!-Up to 16-bit adder implementation, the working environment at ISE, modesim, the more detailed routines!
FIR_Direkt_BAB_P
- VHDL编写的代码。采用流水线方法实现的FIR滤波器。22阶。Fa=48kHz, Fc=10KHz。可用ModeSim仿真并FPGA实现-Code written in VHDL. Line method using the FIR filter. 22 bands. Fa = 48kHz, Fc = 10KHz. Can be used to achieve ModeSim simulation and FPGA
DSP_FIR_Lab
- DSP的FIR实验,包含三种FIR实现形式,直接型,转置型,累加型,并且附带testbench,经过modesim测试没问题。-This is DSP FIR lab, it includes there forms to implement FIR, direct form, transposed form and time mulitple form, all code has been tested on Modesim.
modesim
- 讲述使用modelsim进行验证,使用verilogHDL语言进行建模。其中还包括一个讲述怎样用verilog语言编写测试台的详细文档,对fpga cpld设计的后期验证有很大的帮助。-About the use modelsim for authentication, use verilogHDL language modeling. It also includes a focus on how to use verilog test bench written a detailed doc
eliminate_dithering
- 消抖电路的Verilog描述,经过modesim仿真,在板子上调试可行-Debounce Verilog descr iption of the circuit, after modesim simulation, debugging possible on the board
16qam
- simulink平台上实现16QAM的解调模型,并用XILINX ISE软件实现modesim仿真-Simulink on a platform of 16QAM demodulation models, modesim and XILINX ISE software simulation
Modelsim
- Modelsim百问第一章 modesim功能仿真遇到的问题-the problem about modesim
5B6B-codec
- verilog hdl实现5B6B编译码(光纤通信线路码型),包含了时钟发生器模块 ,信号源模块 ,编码模块 ,译码模块, 和检错模块,并通过modesim仿真验证。-verilog hdl achieve 5B6B encoding and decoding (code-based fiber-optic communication lines), contains a clock generator module, signal source modules, code modules, d
zhongzhilvbo
- xilinx ise 与modesim联合验证中值滤波 含verilog源程序和整个工程文件-the xilinx ise modesim median filter containing joint verification verilog source, and the entire project file
FIR
- 基于fpga的FIR滤波器设计,已通过modesim仿真结果正确,verilog编写-Fpga-based FIR filter design, has passed modesim simulation results are correct, verilog prepared
modelsim-run-one-step--Error-
- 用modesim仿真的时候会出现只运行了一步就不动了,显示"# ** Error: (vsim-3601) Iteration limit reached at time 0 ps."的解决方法。-With modesim simulation run only when there will be a step not move, display " #** Error: (vsim-3601) Iteration limit reached at time 0 ps." S
UART
- 使用verilog实现串口通信功能,modesim仿真成功(Using Verilog to achieve serial communication function, modesim simulation success)
pwm_ztj_wo(20171127modesim_ok)
- 用状态机完成pwm的实现,状态完整,思路清晰,设计后用modesim做了验证,并用于电路设计中。(The realization of PWM is completed with a state machine. The state is complete and the train of thought is clear. After the design, it is verified with modesim and used in the design of the circuit.)