搜索资源列表
quaddecoder_verilog_ise11.2_used_09042010
- Two simple Quadrature decoder and Counter build in a XILINX XC9536 CPLD. This Core is coded in Verilog and contains the compete Project file and the fitted quad.jed File. The Pinout is descr ipted in the Constrained file quad.ucf. To use them, y
bluetooth_latest.tar
- bluetooth_latest,The aim of this project is to build the bluetooth base band layer. The whole bluetooth hardware and firmware (HCI, controller and LMP) will be implemented in separate project.-bluetooth_latest, The aim of this project is to build the
RVD.tar
- Realtime Video Display - Displaying real time video captured from a camera is an essential function in a vari- ety of applications ranging from CCTV se- curity monitoring to webconference meet- ings. In this project, we propose to build a s
Altera_FPGA_develop(QuartusII_7.2_ModelSim_6.5).ra
- Altera FPGA开发说明(QuartusII 7.2 & ModelSim 6.5).pdf 建立和编译QII项目 modelsim功能仿真 QII引脚分配 modelsim时序仿真(建立Altera仿真库) QII下载 -Altera FPGA Development Descr iption (QuartusII 7.2 & ModelSim 6.5). Pdf project to establish and build QII QII pin ass
build-a-simple-project
- EXCD-1可编程片上系统 实验例程EDK部分 之建立一个简单的工程 -EXCD-1 programmable system on chip test routine part of the EDK project to build a simple
f_adder
- 该工程描述的是一位全加器,可以用此作为基础,搭建多位全加器-The project descr iption is a full adder can use this as a basis to build a number of full adder
noise
- 使用FPGA搭建NOISE||内核,在内核基础上进行工程建立。(Using the FPGA to build NOISE || kernel, based on the kernel to build the project.)