搜索资源列表
VGA_FPGA
- 我用FPGA verilog语言写的VGA显示程序,是我做的一个课程设计,在显示器上显示我的学号20082831.当然也可以改的,里面有三个文件,一个是头文件。-FPGA verilog language written with VGA display program, I do a course design, displayed on the monitor my student number 20082831. Of course, can be changed, there are t
SDH
- SDH开销的接收处理,要求: 1, A1和A2字节为帧头指示字节,A1为“11110110”,A2为“00101000”,连续3个A1字节后跟连续3个A2字节表示SDH一帧的开始。要求自行设计状态机,从连续传输的SDH字节流中找出帧头。 2, E2字节为勤务话通道开销,用于公务联络语音通道,其比特串行速率为64KHz(8*8K=64)。要求从SDH字节流中,提取E2字节,并按照64K速率分别串行输出E2码流及时钟,其中64K时钟要求基本均匀。(输出端口包括串行数据和64K串行时钟)
sdh1
- 本段代码是关于SDH帧的操作的一段VHDL的代码。 主要需求为两部分: 1. 从连续传输的SDH字节流中找出帧头。 2. 从SDH字节流中,提取F1字节,并按照要求输出。-This section of code is on the operation of a SDH frame VHDL code. Two main needs: 1. From the continuous transmission of SDH byte stream to find the frame he
SDHAnalysis
- 光纤通信中的SDH数据帧解析及提取的VHDL实现源代码,共包含帧同步、E1及F1码流提取、DCC1码流提取、帧头开销串行输出四个主要模块-SDH fiber-optic communication data frame analysis and retrieval implementation of VHDL source code, include the frame synchronization, E1 and F1 stream extraction, DCC1 stream extra
jpeg.tar
- This project features a complete JPEG Hardware Compressor (standard Baseline DCT, JFIF header) with 2:1:1 subsampling, able to compress at a rate of up to 24 images per second (on XC2V1000-4 @ 40 MHz with resolution 352x288). Image resolution is no
vhd_SDH
- 实现从连续传输的SDH字节流中找出帧头、提取F1字节,并按照64K速率分别串行输出F1码流及时钟,其中64K时钟要求基本均匀。文件包含报告文档-SDH transmission from a continuous stream of bytes to identify header, extract F1 bytes, respectively, in accordance with 64K-rate serial output bit stream and clock F1, of which
asi_framesync
- 从串行TS流中找到同步头,生成标准并行TS流的方法!-Be found in TS stream from the serial sync header to generate the standard method of parallel TS stream!
ASK2T
- VHDL对基带信号进行调制,可添加包头数据。-VHDL on the base-band signal modulation, you can add header data.
ts_rate
- ISO13818-1 TS包头查找同步算法,同时按照TR101290规范检测同步的各种错误-ISO13818-1 TS header to find synchronization algorithm, while simultaneously detected by TR101290 various error norms
h264header
- VHDL file for h.264 header
1602jtxs
- 1602液晶显示器的头文件,主要功能是进行lcd的初始化,及写指令、写数据、检测忙碌状态、读数据、输出字符和字符串子函数程序。主函数中写出显示的光标地址和要显示的字符串就可进行仿真。用于初学lcd的朋友,可进行简单的显示字符串。-1602 LCD header file, the main function is to carry out lcd initialization, and write commands, write data, detect busy state, read dat
i2cceshi
- 瑞泰mini光盘下的omap3530的I2C测试,包含头文件,cmd文件等。测试通过。-Skandia mini CD-ROM under the omap3530 the I2C test, include the header file, cmd files. Test.
12864_i2c
- LPC2131 用IIC控制液晶 封装头文件-LPC2131 LCD package with header files IIC control
C8051-12864
- 简单的C8051F020 12864LCD 显示源代码 可直接调用的头文件-Simple C8051F020 12864 LCD display source code can be directly call of header files
RS232
- RS232应用头文件,程序开头声明,使用时初始化即可-RS232 application header file, declare the beginning of the program, you can use when initializing
cymometer
- PIC16单片机设计的数字频率计,检测输入信号的频率.(包括一个.H头文件,建议阅读一下)-PIC16 MCU designed digital frequency meter, detects the input frequency. (Including a. H header files, I recommend reading it)
2wireKeypad
- ks 0108 graphic lcd header
fujie_78
- 利用Quartus ii实现的两路数据按位复分接,使用Verilog语言编程。两路数据码率都同为78Kb/s,复接后的合路速率为156Kb/s,加帧头后的速率变为160Kb/s.分接端为上述流程的逆过程。-Implemented using Quartus ii two-bit multiplexed data by tapping, using Verilog language programming. Two-way data rate are the same as 78Kb/s, aft
lcd
- source code for lcd.c.The header data will be loaded soon after.It is a general lcd c-code.For all types of lcd
lcd1602
- 也是LCD1602液晶模块的头文件 在我们使用液晶模块时 必须加入头文件才可以-LCD1602 LCD module header files we use the LCD module must be added to the header file