搜索资源列表
counter
- 基于CPLD的计数器 实现光纤测距,包含与单片机的时序控制 Verilog 实现 通过仿真
Chapter1-5
- 第一章到第五章的代码 本书通过100多个模块实例,详细地讲解了Verilog HDL程序设计语言,全书共分13章,内容涉及VerilogHDL语言基本概念、建模、同步设计、异步设计、功能验证等,实例包括各种加法器/计数器、乘法器/除法器、编码器/译码器、状态机、SPIMaster Controller、I2C Master controller、CAN ProtocolController、Memory模块、JPEG图像压缩模块、加密模块、ATA控制器、8位RISC-CPU等及各个实例
timeclock
- 数字钟的verilog实现程序。包含各个模块。分别为顶层模块,小时计数器,分计数器,秒计数器等。-Digital clock verilog implementation process. With each module. Were top-level module, hours counter, minutes counter, second counter and so on.
test
- verilog实现循环计数器,8位的计数器,可使用在各类FPGA平台中-a loop counter designed by verilog
0-59counter
- 0:50 counter using verilog
40fpga
- 40个FPGA开发的简单实例,让初学者很好的入门。里面都有详细的程序设计思想说明。-You can use the verilog to realize a counter.
counter
- This is 2-BCD numbers Counter on board Altera DE2 Code Verilog HDL (You must import DE2_pin_assignments.csv to use this code)
Decade-Counter
- The file contains source code verilog for counting number of 1s
Johnson-counter-with-verilog-design
- the file contains verilog code for johnson counter
Mod13-counter-with-verilog-design
- verilog code for mod13 counter source code-verilog code for mod13 counter source code
ringcounter-with-verilog-design
- Ring counter souce code in verilog
mb
- 基于Proasic3 startkit 开发板,用verilog语言描述的一个秒表计数器。-Based the ProASIC3 StartKit development board, using Verilog language descr iption of a stopwatch counter.
counter
- 计数器实现的verilog代码,基础的实用,大家多多支持-Counter verilog code to achieve, based on practical, we can support
module-counter8
- 用verilog实现8为计数器频率范围20-80kHz,根据DDS原理来一个时钟计数器记一下,n=n+1,根据公式fout=(fc÷x)÷2,fout=80 fc=320,所以n≥2时,再取反,又由公式 fout=(k.fc)÷2^n,k=50hz,fout=80khz,fc=320,所以数据的位宽n≥7。 设计要求两路方波信号的相位差在0-360゜可调,可以根据延时来实现。具体的-8 is realized with verilog counter frequency range 20-8
counter
- 用verilog语言实现计数器设计,其中包括同步加法计数器、同步减法计数器、异步加法、异步减法-Design verilog language implement counter
Gray Counter
- Gray counter verilog code