搜索资源列表
AltrFir32
- 借助于altera公司的IP核,在FPGA中使用dspbuilder实现32位低通FIR滤波器功能,-Altera With the company
niosII_cyclone_1c20
- IIR、F FT各模块程序设计例程,可做为IP使用,初学者很有用-IIR, FIR, FFT modular design of the routines can be used as IP use, useful for beginners
Linux_bc
- 对vga接口做了详细的介绍,并且有一 ·三段式Verilog的IDE程序,但只有DMA ·电子密码锁,基于fpga实现,密码正 ·IIR、FIR、FFT各模块程序设计例程, ·基于逻辑工具的以太网开发,基于逻 ·自己写的一个测温元件(ds18b20)的 ·光纤通信中的SDH数据帧解析及提取的 ·VHDL Programming by Example(McGr ·这是CAN总线控制器的IP核,源码是由 ·FPGA设计的SDRAM控制器,有仿真代码 ·xili
filter
- 这是基于MATLAB下的XILINX的FPGA的FIR滤波器的模型设计文件-This is a MATLAB-based FPGA of the XILINX Model of the FIR filter design documents
myfir
- 利用fir滤波器ip-core设计滤波器,数据为16bit,速率为61.44mhz,工作时钟为245.76mhz-The use of fir filter ip-core design of filters, the data for the 16bit, rate 61.44mhz, working clock 245.76mhz
ISE_IP_FIR_FPGA
- 利用ISE的IP核在FPGA上设计fir滤波器-Fir filter IP core on FPGA design using the ISE
signal-fir
- FPGA实现FIR滤波器,对信号的滤波处理,其中I用IP核实现数据的存储核-Based on the IP core of FPG, realize FIR filter design
COSTAS_LOOP
- 使用ISE12.1编写的Costas环,用于载波恢复,直接使用了IP核中的FIR和DDS模块-Use ISE12.1 written Costas loop for carrier recovery, the direct use of the IP core of FIR and DDS module
fir_test01
- 在quartus ii 环境下,用VHDL语言编写的基于ALTERA 的IP核的FIR低通滤波器。 -In quartus ii environment, using VHDL language ALTERA FIR IP core based on the low-pass filter.
fft
- 利用快速傅里叶变换FFT的ip核和fir的ip核制作的自适应滤波器-use fft ip and fir ip to make a Adaptive Filter
fir-ip-vhdl
- altera quartus fir ip核 vhdl程序 含测试文件-altera quartus fir ip nuclear vhdl program including test files
20140825
- FPGA设计在设计过程中使用ISE软件自带的IP核时,消耗资源太大的时候,需要自己编写滤波器的源代码,这里给出我们常用的串行FIR核的verilog语言代码设计文件,并通过作者时序仿真验证,并用于实际的项目中。-The FPGA design in the design process of ISE software used to own the IP core, consume resources is too big, need to write your own source code
FIR
- FPGA设计在设计过程中使用ISE软件自带的IP核时,消耗资源太大的时候,需要自己编写滤波器的源代码,这里给出我们常用的串行FIR核的verilog语言代码设计文件,并通过作者时序仿真验证,并用于实际的项目中。-The FPGA design in the design process of ISE software used to own the IP core, consume resources is too big, need to write your own source code
qam16-TX
- 基于Altera MAX10 FPGA的QAM16发送端设计代码,其中采用了MAX10 Fir滤波器IP核。供相关设计人员参考,或者进一步咨询本人。-Based on Altera MAX10 FPGA design of QAM16 the sender code, which uses the MAX10 Fir filter IP core. Related reference for designers, or further consultation himself.
FIR.ip
- zedboard 开发板学习资料 FIR滤波器的 代码 -code to implement the FIR function on zedboard
E4_1_fir1
- 基于ip核的fir滤波器设计,调用了ip核,并实例化,对初学者很有用。-Based on the ip kernel fir filter design, call the ip kernel, and instantiation, very useful for beginners.
dfe_filter
- DEF算法的FIR滤波器verilog代码,内有乘法器IP核,可直接仿真使用-DEF algorithm for FIR filter verilog code with multiplier IP core, can be directly used simulation
基于FPGA和IP核的FIR低通滤波器
- 用verilog语言实现数字电路低通滤波器(Implementation of digital circuit low-pass filter using Verilog language)
E4_6_FirIpCore
- 用vhdl语言在xilinx上用ip核实现的fir滤波器的设计(Design of FIR filter implemented with IP kernel on Xilinx in VHDL language)
FIR设计实现sgh
- FIR滤波FPGA实现 ,已在仿真软件上验证实现,不是IP核,不是ip核。(FIR filter FPGA implementation, has been verified in the simulation software, not IP core, not IP core.)