搜索资源列表
ISE_lab17
- 本实验使用 XILINX 提供的IP 核,并例化该IP 核来实现正弦信号发生器的功能。由于 ISE 中有DDS(Direct Digital Synthesizer 5.0)IP 核,因此只需要编写一个顶层文件来调用 Core Generator 生成的IP 即可。-This study provides the IP core using the XILINX, and cases of the IP core to achieve the sinusoidal signal gene
dds_test.rar
- 此程序在于,调用ISE中自带的DDS__IP,来产生单正弦信号,该程序已通过布线后仿真实现,The program focus on that it utilize the DDS core embedded in the ISE to generate the sigle sinusoid signal and this program have acess to the posted simulation!
MyDDS
- 利用查找表法编写的DDS的verilog程序,节省了利用IP核实现需要的资源,软件为ISE,-Prepared using look-up table method of verilog DDS program, save the use of IP core implementation requires resources, software for the ISE,
dds
- dds产生文件源程序,很好用,调用IP核,在ISE中可以使用-dds files generated source code, useful, called IP cores, can be used in the ISE
sin
- 在ISE中用DDS核产生sin函数 可用于信号源的产生、信号的调制-generating sin function using IP CORE DDS in ISE
dual_ram
- 在ISE中测试双端口RAM的源码,结合DDS可以通过Isim仿真直接测试RAM IP核的使用是否正常。-Dual-port RAM test source code in ISE, the binding DDS RAM IP core can be directly tested whether the use of the normal simulation.
DDS
- 利用ISE中的ip核产生正弦和余弦波形,包含有test测试文件-ISE ip core cosine sine testbench
dds
- dds算法,调用xilinx IP ,ise(DDS algorithm, call Xilinx IP, ISE)