搜索资源列表
SRC
- 流水线cpu 顶层模块verilog源代码,和ALU子模块源代码-Pipelined cpu top-level module verilog source code, and the ALU sub-module source code
F_ADD
- 使用硬體描述語言verilog的運算單元-it s an ALU using verilog to design
SourceCode
- That s a bunch of ALU control code for MIPS pipelined in Verilog!
final-project
- Verilog 的Branch和Jump指令的实现 添加了MUX和额外的ALU-Verilog Branch and Jump instructions achieve add the MUX and additional ALU
VeriRISC_CPU_Verilog
- Verilog硬件描述语言实现VeriRISC CPU。模块包含:8位寄存器,5位计数器,32*8 RAM,8位ALU,MUX,顺序控制器,时钟生成器。包含TB。-This code is to model a VeriRISC CPU. It incorporates several modules: 8-bit register, 5-bit counter, 32 by 8 RAM, 8-bit ALU, scalable MUX, sequence controller, and clo
alu_sequence_detector_1101
- It is verilog based implementation of ALU and sequence detector for detecting sequence 1101
cluster
- ALU Cluster using VERILOG.
alu_sequence_detector_1101
- It is verilog based implementation of ALU and sequence detector for detecting sequence 1101
day8_alu_design
- this verilog code for designing ALU in fpga.-this is verilog code for designing ALU in fpga.
aa
- Verilog实现运算器ALU的编程,加减(16位)乘除(16*16,32/16)-Verilog to achieve calculator ALU programming, and (16) and (16*16, 32/16)
FloatALU
- 用Verilog HDL实现的IEEE754浮点数加减乘除法器-float number alu
CPU
- 用Verilog实现的 哈佛结构的简单指令集CPU程序,由ALU、地址译码器、指令译码器等部分组成-Part of a simple instruction Verilog realize the Harvard architecture CPU program set by the ALU, address decoder, an instruction decoder, etc.
ALU_VERILOG_COCOTB
- ALU written in Verilog HDL and tester written in python using the cocotb library
计算器
- 用verilog语言实现了一个计算器alu,实现加减乘除的简单计算。(Using Verilog language to achieve a simple calculator ALU, computing add, subtract, multiply and divide.)