搜索资源列表
spi_master
- 基于CPLD/FPGA的SPI控制的IP核的实现spi_master
SPI
- SPI经典ip核 可以直接用于工程的开发和利用
enc28j60
- TCP/IP协议的 发送/接收芯片的头文件 SPI 接口 很好用
TCP_IP_C
- 通过单片机实现TCP/IP,ENC28J60是一款专门为单片机应用而设计的以太网控制芯片,一共28个引脚,通过SPI总线与单片机芯片连接,占用口线少,速度也比较快,对于软件开发而言,简化了设计工程师的设计难度-Through the MCU TCP/IP, ENC28J60 is a single-chip applications specifically designed for the Ethernet controller chip, a total of 28 pins, the SP
5100_spi
- 网络芯片W5100 包含TCP/IP协议、通过SPI接口通讯-Network Chip W5100 includes TCP/IP protocol, through the SPI Interface
TCP-IP
- PIC单片机网络编程的源代码,使用了EN28J60以太网控制器,非常适合远程控制场合,ENC28J60是一款专门为单片机应用而设计的以太网控制芯片,一共28个引脚,通过SPI总线与单片机芯片连接,占用口线少,速度也比较快,对于软件开发而言,MicroChip提供了免费的TCP/IP协议栈,大大方便了软件工程师的开发工作。-PIC microcontroller network programming source code, use the EN28J60 Ethernet controller
SPI
- 经典spi IP 核心 FPGA是实现有说明文档-spi IP based on fpga
SPI
- IP多播的实现方法,在VC环境下进行开发与实现,对于VC学习的可以进行参考。-IP Multicast Implementation in VC environment for development and realization of learning for the VC can be a reference.
spi_op_core
- spi controller SPI IP core
spimaster
- SPI IP core supporting SD/MMC
SPI
- spi经典IP核, spi经典IP核.-spi classical IP core, spi classical IP core, spi classical IP core.
spi
- SPI IP CORE Verilog quartus-SPI IP CORE Verilog quartusii
CoreSPI_21_eval
- SPI IP核源码,包括Verilog和VHDL两种语言源码-SPI IP core source code, including the two languages Verilog and VHDL source code
spi_slave_latest.tar
- SPI IO 核,非常好用!SPI IP core ,good for use,可用于SoC以及其他模块-SPI IP core ,good for use
SPI-IP
- 比较经典实用的ip核,对初学者有很大的帮助,语言比较简单。-Classic and practical IP core, a great help for beginners, the language is relatively simple.
uart2spi_latest.tar
- UART转SPI IP核,测试可用,包括测试文件,Modelsim环境-UART to SPI IP core test available, including test papers, Modelsim environment
JN5148-SPI-MASTER-SLAVE
- JN5148 spi模式(SPI主模式) 和IP 模式(SPI从模式)-JN5148 spi master and spi slave(ip interface)
SPI
- 模拟SPI通信,可以实现W5500收发功能,集成TCP/IP协议-simulate SPI communication
SPI
- SPI(Serial Peripheral Interface,串行外设接口)是Motorola公司提出的一种同步串行数据传输标准,是一种高速的,全双工,同步的通信总线,在很多器件中被广泛应用。 SPI相关缩写 SS: Slave Select,选中从设备,片选。 CKPOL (Clock Polarity) = CPOL = POL = Polarity = (时钟)极性 CKPHA (Clock Phase) = CPHA = PHA = Phase = (时钟)相位
Breeze_STM32_CAN_485_20140312
- 该程序基于STM32F103ZET6平台,集成DMA,IIC,SPI,UART,CAN,485驱动通过W5100实现基于TCPIP的远程组网,CAN/485控制,并通过LCD(驱动芯片ST7920)实时显示(本例程不包含GUI)(The program, based on the STM32F103ZET6 platform, integrates DMA, IIC, SPI, UART, CAN, and 485 drives a TCPIP based remote networking t