搜索资源列表
clock_vhdl
- 使用quartus ii开发的FPGA电子时钟的VHDL源代码,分模块写法,在1602液晶上显示,具有走时,调节时间功能-Using quartus ii the development of electronic clock FPGA VHDL source code, sub-module written in the 1602 LCD display, with travel time, settling time function
LCD1602shizhong
- 基于FPGA设计的1602显示的时钟,分为几个模块,VHDL语言-FPGA-based design 1602 show the clock, is divided into several modules, VHDL language
1602-clock
- 用1602制作的电子时钟,具有掉电保持功能,显示祝贺词-failed to translate
Clock_1602
- 基于FPGA的1602时钟显示,驱动1602显示时钟,矩阵键盘调时-1602 FPGA-based clock display, clock display driver 1602, when the transfer matrix keyboard
LCD3
- 这是一个关于1602液晶显示时钟程序,经测试可以运行。 -This is a 1602 LCD clock program, the test can run.
LCD-Clock
- 1602和凌阳A板编写的一个电子时钟液晶电子时钟,可以实现简单的时钟功能-1602 and Ling Yang A board prepared with a LCD electronic clock electronic clock, the clock function can be simple
verilog-1602-clock
- 用verilog写的电子时钟程序1602-Electronic clock with verilog program to write 1602
1602_CLOCK
- 基于FPGA的1602时钟控制,支持时间调整-FPGA,1602 ,clock
LCDandDS1302
- LCD和1602时钟设计和仿真图,适合初学者-LCD and DS1302digital clock design and simulation map, suitable for beginners
1602
- 用fpga实现1602计数器显示,因为我还没来得及做校准时间,所以只能称之为时钟计数器,不能成为电子钟。 网上很少用人公开这一类代码,一搜FPGA 1602,都是写一个静态的显示,在实际应用中,是没有用的,因此这个简单的例子,给大家抛砖引玉了! -Because I have not had time to do the calibration time, it can only be called a clock counter, can not become the elec
uart_lcd
- 基于FPGA的UART通信,并用LCD(1602)显示通讯状态和通讯的数据。通过在ALTERA公司生产的DE2-115开发板上运行,证明此程序稳定可靠。时钟为50MHz,语言为VHDL,状态机。-FPGA-based UART communication, and LCD (1602) show the communication status and data communications. DE2-115 development board by ALTERA Company product