搜索资源列表
EXPT12_5_RSV
- 采用高速A/D的存储示波器设计,quartus2平台-high-speed A / D to the storage oscilloscope design, platform quartus2
FPGA-based_oscilloscope
- FPGA-based_oscilloscope,VHDL写的实现 示波器的程序,及完整的工程描述文档-FPGA-based_oscilloscope. VHDL was oscilloscope to achieve the realization of the process, and complete the project descr iption document
Oscilloscope
- 描述:在D2SO和AIO1上执行的数子示波镜
基于FPGA的直接数字合成器设计
- 1、 利用FLEX10的片内RAM资源,根据DDS原理,设计产生正弦信号的各功能模块和顶层原理图; 2、 利用实验板上的TLC7259转换器,将1中得到的正弦信号,通过D/A转换,通过ME5534滤波后在示波器上观察; 3、 输出波形要求: 在输入时钟频率为16KHz时,输出正弦波分辨率达到1Hz; 在输入时钟频率为4MHz时,输出正弦波分辨率达到256Hz; 4、 通过RS232C通信,实现FPGA和PC机之间串行通信,从而实现用PC机改变频率控制字,实现对输出正弦波频率的控制。-a use
基于DAC0832的示波器显示电路(FPGA)
- 基于DAC0832的示波器显示电路(FPGA),DAC0832 on the oscilloscope display circuit (FPGA)
shibo(ok).rar
- 基于cycloneII和MSP430单片机的示波器,利用spi模块进行双机通信,Based on the MSP430 MCU and cycloneII oscilloscope, using dual-spi communication module
Aoscilloscopebasedonmsp430andFPGA
- 一款基于msp430fg4618单片机及ep1c6q340c8 fpga的简易示波器实现方案-A msp430fg4618 Microcontroller and ep1c6q340c8 fpga based on the simple realization of the program oscilloscope
EP1C3_12_5_RSV
- 基于FPGA的数字存储示波器,用VHDL实现的,压缩包里是Quartus工程。AD采样送进FPGA,存入SRAM后用DA在普通示波器上可以显示。-FPGA-based digital storage oscilloscope, using VHDL achieved compression is Quartus project bag. AD sample into FPGA, after SRAM into DA in ordinary oscilloscope can display.
Oscilloscope
- 用verilog语言编写的数字示波器,在tft 2.4英寸液晶上显示波形、峰值等。-Verilog language with a digital oscilloscope, in tft 2.4 inch LCD display waveforms, peak, etc.
2007
- 本数字示波器以单片机和FPGA为核心,对采样方式的选择和等效采样技术的实现进行了重点设计,使作品不仅具有实时采样方式,而且采用随机等效采样技术实现了利用实时采样速率为1MHz的ADC进行最大200MHz的等效采样。-The digital oscilloscope and a single-chip FPGA as the core, the choice of the sampling methods and the equivalent sampling technique designed
Digital_oscilloscope_VHDL
- 利用VHDL语言编写数字示波器的程序,下载入FPGA中可实现。在Quartus7.1编译环境中已经测试通过。-Digital oscilloscope using VHDL language program, download into the FPGA can be achieved. In Quartus7.1 build environment has been tested.
Oscilloscope
- The design is designed partly in VHDL, partly in schematic drawings and targets a Xilinx Spartan-2E FPGA. However, since the design was tailored specifically for the aforementioned boards it is highly unlikely that it can be ported to other hardware.
A_digital_WaveformGenerator_and_Oscilloscope_based
- 一种基于BASYS开发板(Xilinx Spartan-3E FPGA)的波形发生器和示波器的设计,可以产生多种可调波形,并实时显示在电脑显示器或者投影仪上。波形发生器采用基于ROM的数字控制振荡器(NCO)实现,示波器采用VGA接口实时显示。-A kind of digital WaveGenerator and Oscilloscope based on tne BASYS experiment board which has a Xilinx Spartan-3E FPGA on it.T
fpga_-digital-oscilloscope
- 该程序是FPGA在数字示波器的数据采集,时基控制,平率测量,触发等数据采集系统的设计,是数字示波器核心部分-The program is FPGA data acquisition in the digital oscilloscope, the time base control, level measurement, trigger and other data acquisition system, the core of the digital oscilloscope
digital-storage-oscilloscope
- 本题设计一个数字存储示波器,以Xilinx公司20万门FPGA芯片为核心,辅以必要的外围电路(包括信号调理、采样保持、内部触发、A/D转换、D/A转换和I/O模块),利用VHDL语言编程,实现了任意波形-The problem to design a digital storage oscilloscope, to Xilinx, Inc. 200,000 FPGA chip as the core, supplemented by the necessary peripherals (incl
based-on-nios2-oscilloscope--
- 基于 nios2 系统的手持示波器电路图-System based on hand-held oscilloscope circuit nios2
35-inch-TFT_-simple-oscilloscope
- 1,本例程为一个简易示波器,可以实时的显示AD采样波形和DA输出波形。 使用要求为EP2C8Q_V2的板子+3.5寸TFT LCD。 2,画面上显示的“DA输出:”下面就是DA输出的波形。 3,画面上显示的“AD输入:”下面就是AD采样的波形。 4,因为性能限制,只能用来学习参考之用。-1, the routine for a simple oscilloscope, real-time display of the AD sample waveform and the DA
Digital-storage-oscilloscope
- 电赛 练习题目 数字存储示波器 FPGA实现-The CECW practice the subject of digital storage oscilloscope FPGA implementation
Oscilloscope
- Basys 3 示波器工程源代码,可以参考。-Basys 3 oscilloscope source code, can refer to.
The-first-edition-oscilloscope
- 第一版魏坤手持开源示波器-The first edition open sourse handheld oscilloscope