搜索资源列表
UART00
- μCOS-II下LPC210x的UART0底层驱动,用于UART串口通信- COS-II under LPC210x UART0 bottom of the drive for the UART serial communication
S3C2410uCOS-II
- S3C2410ARM处理器的uCos2移植实验代码,包括移植,串口通信等。-S3C2410ARM processor code uCos2 transplant experiments, including transplantation, serial communications.
UART0+UCOS-II
- 基于ucos-ii的uart0+ucos-i源码,实现串口通信。-based CENTER-ii of uart0 OUT-i-source, Serial communication.
通用非同步傳送接收器
- 使用 VERILOG 編程 UART 傳輸協定 ( 以一次4BYTE為例 ),環境為 QUARTUS II 9.0 ,附專案檔及模擬檔
sc16is752.c
- sc16is752.c ii c转uart口驱动源程序!-sc16is752.c ii c switch uart port driver source code!
ucos-ii-read-gps-data
- GNU gcc编译 ucos-ii 读取GPS串口数据-ucos-ii read gps data
ds_nios_uart
- Nios下的UART(异步串口)用户开发手册-Nios under UART (asynchronous serial) users manual
sms_gprs
- 上位机vc6.0编程控制西门子GPRS模块实现短信收发,GPRS收发数据,并且此程序可以移植到带有操作系统UCOS-II或LINUX的下位机,框架结构很好,效率很高。-Programming the control PC vc6.0 Siemens GPRS module to send and receive SMS, GPRS to send and receive data, and this process can be transferred to UCOS-II with the o
Modbus_2
- 第二章:Modbus 通信协议说明 共6章-Chapter II: Modbus communication protocol descr iption Chapter 6
CHUANGKOU
- 串口转换程序,可以帮助你完成µ C/OS-II的一些移植需要-Serial conversion process that can help you complete the μC/OS-II requires a number of transplant
UART_FOR_Altera
- 用于控制3个独立的全双工传输的UART/RS232接口。该接口由Altera SOPC 实现,开发环境为NIOS II。在Statrix II上工作正常。 每个接口可独立配置为短数据模式和数据流模式。-This C source file is used for controling three UART/RS232 interfaces . These interfaces are implemented by Altera s SOPC module , assembled in a S
PC2NIOSII_uart
- Altera Nios II 串口相关程序-Altera Nios II serial program
UART
- UART --串口发送与接收verilog代码,适用于QUATUS II 开发环境下,适合verilog入门的学员-UART- on serial port ,send and receive signal, suitable for QUATUS II development environment for Verilog entry students
2freq_uart_se
- 高精度串口频率计VHDL源码,开发环境为Quartus II 9.0,频率范围为0-1MHz-Precision frequency meter serial VHDL source code, development environment for Quartus II 9.0, the frequency range of 0-1MHz
uart程序_quartus_verilog
- 该程序实现uart串口收发数据,按照通信数据格式,代码编写规范,实现fpga中uart通信功能。(The program realizes the UART serial transceiver data, according to the communication data format, code specification, to achieve UART communication function in fpga.)
d974d4330bf7
- 这是一个非常完整的qpsk调制解调用fpga实现的工程,在工程中已经能够正常使用,使用的quartus ii 开发,使用Verilog语言,文件中还包含了各种滤波器的系数文件,还有matlab仿真文件,整个工程包含从串并变换,相位映射,到成型滤波,中通滤波,cic滤波,调制,再到解调过成的下变频,匹配滤波,载波提取,位定时,判决,整个完整的过程(This is a very complete QPSK modulation and demodulation using FPGA implemen