搜索资源列表
Lab506-519-VideoDriver
- dm642视频口的驱动程序,采集和显示分别包括PAL,NTSC监视器和VGA显示器-dm642 Video of the driver, acquisition and display, respectively, including PAL, NTSC monitor and VGA Display
DE2_TV
- 分析了各种视频采集方案的研究现状。对如何采用CCD 摄像头采集高分辨率、高质量的图像以及基于FPGA 的嵌 入式视频图像采集系统的实现方法进行了研究。采用了以摄像头+ 解码芯片模式为采集方案, 针对视频解码芯片 ADV7181B,实现了I2C 总线配置、ITU656 解码、VGA 显示模块的设计。设计的视频采集控制器已经在Altera 公司的CycloneII 系列FPGA(EP2C35)上实现。结果显示本设计具有速度高、成本低、易于集成等优点-Analysis of a variety of
61EDA
- 分析了各种视频采集方案的研究现状。对如何采用CCD 摄像头采集高分辨率、高质量的图像以及基于FPGA 的嵌 入式视频图像采集系统的实现方法进行了研究。采用了以摄像头+ 解码芯片模式为采集方案, 针对视频解码芯片 ADV7181B,实现了I2C 总线配置、ITU656 解码、VGA 显示模块的设计。设计的视频采集控制器已经在Altera 公司的CycloneII 系列FPGA(EP2C35)上实现。结果显示本设计具有速度高、成本低、易于集成等优点-Analysis of a varie
video_vga
- 用于dsp6437的视频采集及vga输出,比较简单,为合纵大提供的,适合初学者-For dsp6437 video collection and vga output, is relatively simple, in order to co-longitudinal big offer, suitable for beginners
Multi-networkvideocallsource
- 基于DE2的视频电话部分源码,实现了视频图像采集,VGA显示,局域网通讯等功能-DE2-based video telephony part of the source code to achieve the video image capture, VGA display, LAN communications function
VP_loopback_P
- 视频采集与显示 IP Video Phone VP口的测试程序,包括单显:VP1 7104 VGA显示、VP1 7104复合视频显示, 图像自环:VP0 5150~VP1 7104、VP2 5150~VP1 7104。 -Video capture and display IP Video Phone VP port testing procedures, including single was: VP1 7104 VGA display, VP1 7104 composite v
vga_loop
- TI达芬奇DM6446开发板的VGA视频采集回放程序。-TI DM6446 DaVinci development board VGA video capture playback program.
DE3_150_CLR
- CLR-HSMC,ALTERA高速接口HSMC的视频转接子板基于DE3_150的例程,能够用FPGA实现工业相机视频采集以及VGA输出。-CLR-HSMC of ALTERA high-speed interface the HSMC The video adapter daughter board-based DE3_150 routines, to FPGA industrial camera video capture and VGA output.
ccd_vga_de2
- 基于DE2板的VGA,CCD视频采集代码,可以手动调整曝光量,可以拍照和即时摄像-DE2 board VGA CCD video capture code, you can manually adjust the exposure, can take pictures and instant camera
dm642_VGA
- dm642图像采集与VGA视频驱动程序,代码中有详细备注说明,促使阅读更易理解学习。-dm642 image capture and VGA video driver, a detailed code of Remarks, prompting the reading easier to understand learning.
HDMI_4AV
- 该源码为基于FPGA的HDMI显示的一拖四的AV视频采集。该模块可方便移植在需要使用HDMI高清显示的场合,并且可将VGA显示一分为四,方便各个窗口显示不同的图像信息-The source for the FPGA-based HDMI display of a four of the AV video capture. The module can be easily transplanted in the need to use the HDMI high-definition displa
5_Gray_Mean_Filter
- 均值滤波是典型的线性滤波算法,(Verilog HDL)设计所需的模块有: (1)带PLL的全局时钟管理模块 system_ctrl_pll.v (2)OV7725 COMS Sensor的初始化模块 i2c_timing_ctrl、I2C_OV7725_RGB565_Conofig (3)OV7725 COMS Sensor的视频信号采集模块COMS_Capture_RGB565 (4)SDRAM数据交互控制器Sdram_Control_2Port (5)VGA时序
Cam_Cap
- 基于Lattice FPGA的视频图像采集与VGA输出-Video Image Acquisition and VGA Output Based on Lattice FPGA
MT9M001_FULL_D1
- 基于BIOS/DSP的嵌入框架,将MT9M001的CMOS图像传感器连接至DM642的一个VP口上,并实现RAW数据流采集,使用SAA7105H视频编码器编码成ITU-BT656格式的视频流,实现AV和VGA实时显示(The embedded framework based on BIOS/DSP and CMOS image sensor MT9M001 is connected to a DM642 port VP, and implement the RAW data stream cap
AD9883 iic_v1.0_for_sim
- 程序用于配置AD9883芯片寄存器,采用iic协议。 FEATURES Industrial Temperature Range Operation 140 MSPS Maximum Conversion Rate 300 MHz Analog Bandwidth 0.5 V to 1.0 V Analog Input Range 500 ps p-p PLL Clock Jitter at 110 MSPS 3.3 V Power Supply Full Sync Proces
sdram_ov5640_vga
- 基于ov5640摄像头的实时视频采集,运用FPGA开发板(Complete the real-time image acquisition and VGA display function, the camera for the ov5640 series)
camera_ov7725_sample
- 实现摄像头ov7725采集视频,通过vga端口输出. fpga型号为EGO1,可以自行修改xdc文件.(Realize the camera ov7725 acquisition of video, output through VGA port. Fpga model EGO1, you can modify the XDC file.)