资源列表
led_display
- 用硬件描述语言verilog hdl来描述led等的显示。-led display
FPGA-DSP
- FPGA数字信号处理实现原理及方法的例程-FPGA digital signal processing principle and method routines
led_flsah
- VHDL语言实现数码管动态显示,修改引脚即可下载实现-The VHDL language implements the digital tube dynamic display
traffic_control
- 使用状态机实现交通灯控制实现,包括仿真,修改引脚即可使用-The state machine implements traffic light control
EEPROM
- verilog语言实现对EEPROM的读写-The verilog language implements read and write to the EEPROM
GPIO_PL_IPCORE
- VIVADO 2016.4 通过PS和PL实现GPIO接口的实现方式(3),这是完整工程!-VIVADO 2016.4 u901A u8FC7PS u548CP u5B4E u73B0GPIO u63A5 u53E3 u7684 u5B9E u73B0 u65B9 u5F0F uFF083 uFF09 uFF0C u8FD9 u662F u5B8C u6574 u5DE5 u7A0B uFF01
GPIO_PS_EMIO
- VIVADO 2016.4 通过PS和PL实现GPIO接口的实现方式(2),这是完整工程.-VIVADO 2016.4 u901A u8FC7PS u548CPL u5B9E u73B0GPIO u63A5 u53E3 u7684 u5B9E u73B0 u65B9 u5F0F uFF082 uFF09 uFF0C u8FD9 u662F u5B8C u6574 u5DE5 u7A0B.
GPIO_PS_MIO
- VIVADO 2016.4 通过PS和PL实现GPIO接口的实现方式(1),这是完整工程!-VIVADO 2016.4 u901A u8FC7PS u548CPL u5B9E u73B0GPIO u63A5 u53E3 u7684 u5B9E u73B0 u65B9 u5F0F uFF081 uFF09 uFF0C u8FD9 u662F u5B8C u6574 u5DE5 u7A0B uFF01
blink_led_3freq
- blink led with 3 frequencies on de2-115 board
uart2bus_testbench_latest.tar
- uart2bus_testbench,uart测试平台,主要运用uvm验证方法学,对uart接口、systemverilog和uvm等ic开发和验证有一个初步了解和掌握。-Uart2bus_testbench, uart test platform, the main use of uvm validation methodology, uart interface, systemverilog and uvm ic development and verification have a pre
spi_latest.tar
- spi 控制器的verilog开发程序,非常适合verilog开发设计者学习,也对spi感兴趣的开发人员提供简单的了解-Spi controller verilog development program, very suitable for verilog development designers to learn, but also interested in spi developers to provide a simple understanding
verilog-SDRAM
- 用verilog语言写的SDRAM读写控制器的程序,经测试有效。-Written in verilog language SDRAM read and write controller procedures, the test is valid.