资源列表
OCMJ_LCD
- 超大液晶显示程序-金鹏0CMJ15X20D系列。MSP430上验证通过。-Large liquid crystal display programs- Jinpeng 0CMJ15X20D series. Verified by the MSP430.
xb
- 用汉宁窗设计一个FIR高通数字滤波器,满足以下参数要求:通带边界频率ωp=0.7π,通带内衰减函数αp=0.4dB;阻带边界频率Ωs=0.4π,阻带内衰减函数为αs=55dB。-With the Hanning window design an FIR high-pass digital filter to meet the requirements the following parameters: passband edge frequency ωp = 0.7π, pass-band at
HDLC_E1
- E1到HDLC转换 实现E1到以太网 E1到HDLC转换 实现E1到以太网-E1 TO HDLC E1 TO ETHETH
qiangda
- EDA课程设计,是四路智力抢答器的vdhl程序,里面还有我自己录课程视频。仅作为参考!-EDA curriculum design, is a quad of vdhl intellectual Responder program, which was recorded courses and my own video. Only as a reference!
cunchushiboqi
- 用vhdl编写数字存储示波器,通过调试,仿真环境是maxplus-Vhdl digital storage oscilloscope with the preparation, through debugging, simulation environment is maxplusII
VGA_v
- 基于 FPGA 的VGA显示控制器设计(采用Verilog 语言) 控制VGA显示模块 VGA_HS,VGA_VS1,VGA_BLANK时序的发生器。包括测试程序 采用ALTERA Cyclone II系列芯片EP2C8Q208C8N芯片测试成功。-module VGA(CLK_50,RST_N,VGA_HS,VGA_VS1,VGA_BLANK, VGA_CLK,VGA_SYNC,VGA_R,VGA_G,VGA_B) input
add_tree_mult
- FPGA的vrilog HDL代码,树型乘法器-FPGA-vrilog HDL code, tree multiplier
booth_mult
- FPGA的vrilog HDL代码,布尔乘法器-FPGA-vrilog HDL code, the Boolean multiplier
kuopin_vhdl
- 直接序列扩频的VHDL实现,论文里面提供了较好的源码和方案设计-Direct Sequence Spread Spectrum of the VHDL implementation, research papers which provide a better source and program design
ElevatorcontrollerandsimulationwithVHDL
- 电梯控制器VHDL程序与仿真 功能:6层楼的电梯控制系统。包括原理图及仿真结果。-Elevator controller and simulation of VHDL program features: six-story elevator control system. Including schematics and simulation results.
mjpeg-decoder_latest.tar
- 基于fpga实现的硬件jpeg格式图片的解码器-jpeg decoder based on FPGA
sdram
- SDRAM驱动器,自己项目利用的,已经经过实际验证-sdram controller