资源列表
verilog.DA.FIR..
- 用verilog写的16阶串行DA算法FIR滤波器-Verilog written by 16-order FIR filter serial DA algorithm
webCam-FPGA
- 使用Verilog控制美光CMOS图像处理器,并转存到SDRAM中。使用FPGA为QL的带fuse系列-Control the use of Verilog Micron CMOS image processor and SDRAM in转存到. FPGA for use with QL series fuse
FPGA-Xilinx
- 周志伟 FPGA设计高级技巧Xilinx篇 华为公司-ZHOU Zhi-wei senior FPGA design skills Huawei Xilinx Part
The-Duck
- Crack for Quartus II 8.0
RAM
- 用VHDL编写一个字长16位,容量128B的RAM控制实现程序,并进行设计综合和功能模拟 。含源程序,及实验要求。适合初学者学习使用。-VHDL prepared with a 16-bit word length, 128B of the RAM capacity to achieve process control and design of analog integrated and functional. Containing source code, and experimental
DM134b_Test
- 点晶DM134B恒流驱动芯片测试程序,包括20mA和40mA测试,FPGA采用LATTICE的M4A5-Point crystal DM134B constant current driver IC testing procedures, including the 20mA and 40mA test, FPGA using M4A5 of LATTICE
AD_ctrl
- 用VHDL编程实现的基于FPGA的adc0809和ad1674的控制模块,做数据采集的朋友可以看一下。-VHDL Programming with FPGA-based control adc0809 and ad1674 modules, data acquisition so friends can see.
ad9777_ini
- Verilog编写的AD9777初始化代码-Verilog code to initialize the preparation of the AD9777
xhdl3.2.55_windows
- Verilog与VHDL互相转化的最新版本的软件望对大家有用-Verilog and VHDL to transform the latest version of the software useful for all of us look
65jie
- 串并FIR滤波器设计:并行FIR滤波器具有速度快、容易设计的特点,但是要占用大量的资源。在多阶数的亚高频系统设计中,使用并行结构并不合算,但亚高频系统需要较高的处理速度,而串行架构往往达不到要求,因此,结合串并这两种设计方法的长处,在使用较少的硬件资源的同时实现了较高的处理速度,这里说明一种65阶八路并行、支路串行FIR滤波器的设计(实际使用了1个乘法器,8个乘累加器,一个累加器)。-String and FIR filter design: parallel FIR filter with a
ofdm
- Complete VHDL Program for ofdm
cliff_cummings
- cliff cummings的关于VHDL语言的一些经典文章-Useful papers on VHDL language by cliff cummings