资源列表
shift_reg
- 移位寄存器,实现了16位移位寄存器的功能,基本原理可以供大家参考-Shift registers to achieve a 16-bit shift register function, the basic principles for your reference
ParallelSerialMult
- 用verilog代码实现了 并行线性序列乘法器,流水线技术实现了乘法操作-Verilog code using a linear sequence of parallel multipliers, pipeline technology to achieve a multiplication operation
gpmc
- GPMC模块源代码。适合初学者的FPGA学习。-GPMC module source code. FPGA for beginners to learn.
pcie_ml555x4_prj
- PCIE的DMA实现,在ML555开发板使用Verilog-PCIE' s DMA implementation using Verilog in the ML555 development board
bram
- Xilinx FPGA内部RAM的使用实验-Xilinx FPGA internal RAM usage experiments
cpld_altera
- DM642核心板采用CPLD扩展地址 CPLD部分程序 可直接烧写-DM642 core board using CPLD CPLD extended address part of the program can be directly programmed
zedboard_CTT_v2013_2_130807
- 在文档里包含有Xilinx公司的软件Vivado的实验教程,可以尽快的对zedboard有个深入的学习了解,有助于初学者的快速学习-In a document containing the Xilinx Vivado experimental tutorial software, you can as soon as possible to have a depth of zedboard learn about, to help beginners learn fast
UVM_TEST
- UVM 的 入门实例,一个完整的能够跑通的实例。其中包括DUT代码,Testbench代码,还有搭建过程说明。很适合用来学习UVM入门。-This paper describes an approach to using Accellera s UVM, the Universal Verification Methodology, for functional verification by mainstream users. The goal is
clock_lcd
- 基于altera FPGA的多功能数字钟程序,但是不是简单的数字钟,还支持VGA图形化钟表显示,并且有鼠标,键盘,温度显示等等功能。-Altera FPGA based multi-functional digital clock program, but not a simple digital clock, timepiece also supports VGA graphics display, and there is a mouse, keyboard, temperature dis
New_UART_verilog
- 这个是最新的UART的verilog代码,里边含有和UART相关的所有function,比如状态机,接收发送FIFO等相关代码。-New UART verilog sample code,Include FIFO code state mashine code ,recevier/trasmiter code
sdram_ov7670_rgb_vga_640480
- ov7670摄像头工程源码,使用的是黑金开发板,摄像头正常输出640*480的视频图像,对开发人员有很好的参考价值-ov7670 camera project source code, using the black gold development board, camera normal output of 640* 480 video images, the developers have a good reference value
17_usb_device
- 基于NIOS II的USB驱动设计,在FPGA平台上加入NIOS处理器以及需要的ip构成嵌入式系统实现USB数据传输-NIOS II design is based on the USB drive, and the need to join NIOS processor on an FPGA platform ip constitute embedded systems USB Data Transfer