搜索资源列表
pic16c57code
- 此代码可用modelsim进行仿真,修改rom之后可用quartusII进行综合,希望你们能对此程序不断完善。-modelsim this code can be used for simulation, After amending rom available quartusII comprehensive and hope that you can constantly improve this procedure.
SimulationwithModelsim
- Simulation with Modelsim Simulation with Modelsim.rar
mips3
- modelsim+dc开发的4级流水线结构的MIPS CPU,完成基本的逻辑运算和跳转。测试程序为希尔排序,结果正确。
CPU_reference
- 采用verilog语言描述的 arm7架构处理器。 使用quartusII+modelsim se 进行开发和验证-Using verilog language to describe the arm7-based processors. Use quartusII+ modelsim se for development and validation of
cpu
- 16位的5级流水线cpu 采用vhdl代码 modelsim编译仿真-5-stage pipeline 16-bit cpu compiled simulation using modelsim vhdl code
mips3
- Modelsim+DC开发的4级流水线结构的MIPS CPU-mips 4level cpu
SCMIPS
- 使用verilog代码描述了一种简单的单周期MIPS处理器实现,并在ModelSim SE6.5c调试通过。-The verilog code describes a simple, single-cycle MIPS processor implementation, and debugging through in ModelSim SE6.5c,.
how-to-make-a-testbench
- 怎样写一个testbench 讲述了怎样在ise或者modelsim里面怎样写仿真测试-How to write a testbench about how how to write a simulation test in ise modelsim inside
CPU_test
- 设计并通过modelsim仿真软件实现了一个可以在FPGA平台上运行的8位RISC的CPU软核-Design an 8-bit RISC CPU soft core on an FPGA platform and simulate it using ModelSim
MIPSCPU
- 这是verilog实现的MIPS多周期CPU在modelsim下面仿真通过-This is achieved verilog CPU MIPS multi-cycle simulation in modelsim below by
cui_mcu
- 微处理器设计(verilog)带测试验证代码modelsim仿真无误 -Microprocessor design (verilog) with modelsim simulation test verification code is correct
booth-multiplier
- 布斯乘法器设计源码。。功能完善,modelsim仿真通过-Booth Multiplier source. . Perfect function, modelsim simulation through