资源列表
FPGA-BASYS2
- 基于FPGA BASYS2开发板的数字钟,能够实现计时,时间校准,闹钟,整点报时等功能。-Development board based on FPGA BASYS2 digital clock, to achieve timing, time calibration, alarm, hourly chime functions.
PWM
- FPGA产生PWM波控制小车,Verilog语言编写,实现简单的正、反、停控制-FPGA generate PWM wave to control the car, Verilog language, to achieve a simple positive and negative, stop control
divider_32bitdivby16bit
- verilog代码实现的32位除以16位无符号整数除法器,在别人8位除法器的基础上改进完成,32个时钟周期完成一次运算。-verilog code for 32-bit divided by 16-bit unsigned integer divider it s based on other guy s 8 bit divider verilog code. it need 32 clock cycles to complete an operation.
DDS
- 本程序利用FPGA实现了DDS的功能,结合高速DA转换器DAC902可以用作波形发生器-This procedure using FPGA implementation of the DDS functions, combined with high-speed DA converter can be used as waveform generator DAC902
MATLABPQPSK_final
- QPSK调制解调,载波同步的matlab源程序,测试通过无bug-QPSK modulation and demodulation, carrier synchronization matlab source code, test bug-
verilog-som
- 基于fpga的自适应神经网络算法-Fpga-based adaptive neural network algorithm
eth
- 用数字逻辑语言描述以太网,百兆以太网MAC和MII的verilog源码-With digital logic language to describe Ethernet
RS(255 239 )编码器 Verilog HDL 实现
- 对于 RS 编码器的设计,常用的编码算法有 2 类,一类是 Berlekamp 算法,另一类是典型编码算法。Berlekamp 算法常用于数据速率要求不是很高的环境下,而典型编码算法具有电路实现结构简洁,占用硬件资源少等优点,因此,采用典型编码算法来实现编码器。
AD9648_ver
- FPGA通过SPI总线配置AD采集芯片AD9648的程序,Verilog实现 -FPGA configuration via SPI bus chip AD9648 AD acquisition procedures, Verilog realization
fft
- FPGA实现FFT算法的源代码及工程文件,此工程为ISE工程项目。有详细的说明,可以运行。-FPGA Implementation of FFT algorithm source code and project files, this works for the ISE project. There are detailed instructions, you can run.
NAND_flash_verilog_vhdl
- 很好的NAND Flash 硬件驱动语言,支持VHDL和verilog 语言方便移植,如果有想用FPGA直接驱动NAND flash而又不知如何下手的朋友肯定喜欢。- NAND Flash Controller Reference Design =============================================================================== File List 1.
数字下变频FPGA 程序
- 数字下变频程序,完整的程序编译文件,适应于雷达信号处理,从ADC直接下变频