资源列表
AlteraPFPGA_CPLD
- FPGA和CPLD的学习资料,从初级到高级,从基础到深入,对于学习FPGA的初学者很有用处。-FPGA and CPLD learning materials, from beginner to advanced, from basic to in-depth for beginners learning FPGA useful.
Altera-FPGA_CPLD-design-Advanced
- 《Altera FPGA_CPLD设计 高级篇》详细介绍FPGA应用于高级特性,LogicLock设计,时序约束,设计优化,高级工具及系统级设计技术,是深入学习FPGA的重要材料-" Altera FPGA_CPLD advanced part design" details FPGA used in advanced features, LogicLock design, timing constraints, design optimization, system-leve
start_lab4
- 用Verilog设计一个时间基准电路和带使能的多周期计数器,并在此基础是设计一个简单的秒表0.0-10.0计数- Verilog design with a time reference circuit and with enable multi-cycle counter, and on this basis is to design a simple stopwatch count 0.0-10.0
429NEW-03-15
- 429总线通过FPGA直接实现发送程序,通过Verilog实现-send 429 message by Verilog and FPGA
ps_bram
- 通过ZYNQ的PS部分读写片上BRAM存储器(Read and write on-chip BRAM memory via the PS portion of the ZYNQ)
convolution
- 卷积 严格遵守时序的一维卷积运算,用testbench测试了-convolution write a VHDL file to compute one-dimensional convolution latency 14
FPGA
- FPGA开发的相关资料,内容较全,值得学习。-How to develop FPGA.
22222222222
- 地址线为8位,数据线为八位的正弦信号发生器,采用文本原理图混合输入的方法。-8-bit address lines, data lines for the eight sinusoidal signal generator, using the text input method for mixed schematic.
quartusii_handbook
- quartusii 的开发手册,方便quartusii学习
fft_analyze
- 利用Altera的IP核,实现FFT算法使用信息流模式读写,使用SignalTap II嵌入式逻辑分析仪观察信号,A/D只要是并行的8位芯片都可以。-Achiving FFT by using Altera IP Core,you can observe the signal by the embedded logic analyzer Signal Tap II,as for A/D device, it s suitable for a parllarel 8 bits A/D device
Altera_FPGA_CPLD
- Altera FPGA_CPLD设计 基础篇-Altera FPGA_CPLD Design Basics
Altera_FPGA_CPLD_disign
- 学习FPGA的经典图书!书中既有对开发环境QUARTUS的详细讲述,又有对硬件语言的讲解!-Classic books to learn FPGA! QUARTUS book both the details of the development environment described, but also to the hardware language to explain!