资源列表
std_ovl_v2p7_Feb2013
- 目前最新的OVL库,里面是标准的ASSERTION模块,支持VHDL刚Verilog,最近在做AXI协议验证的时候用到,分享下-The latest OVL(open verification library),including all standard module of assertions(VHDL and Verilog). It can be used into AXI Protocl Verification. Just share with you guys.
NCO
- 查表法实现NCO数控振荡器,16位频率控制字深度1024,包含ROM表-nco rom
UART
- FPGA实现串口的收发,可以改波特率。Verilog HDL语言-FPGA Verilog HDL
i2c_reg
- 用verilog实现的一个从机的I2C通信模块,测试通过可用,已经在项目用的了!-Using verilog achieve a slave I2C communication module, the test is available, has been used in the project!
usrp-fpga-mirror
- usrp1的FPGA源代码,需要的可以研究研究-usrp1 of the FPGA source code, need to be studies
fpga_counter
- 光栅尺的计数,串口发送与继电器控制程序,无线通信-Grating count, serial transmission
dac
- 运用ISE13.2完成的DAC工程。完成一个数模转换的作用。-Use ISE13.2 completed DAC works. To complete a digital-analog conversion effect.
16bits_multiplier
- 这是一个有符号的16位乘法器的设计,包含详细的设计报告和全部的verilog代码。乘法器采用booth编码,4-2压缩,超前进位结构-This is a signed 16-bit multiplier design, detailed design reports and contains all of the verilog code. Multiplier using booth encoding ,4-2 compression, lookahead structure
state_machine-for-charging
- 利用有限状态机实现的投币式充电仪的模拟电路-Finite state machine coin-charging instrument analog circuits
data_recovery
- 通过数据恢复时钟的例子教程,对研究这类原理很有帮助哦-data clock decover xilinx example
bujindianji
- FPGA实现步进电机控制源代码。通过脉冲信号控制,产生一定频率脉冲的信号(脉冲频率用来控制速度),经过信号隔离放大(达到驱动电机的电压)来驱动控制步进电机-FPGA Implementation of stepper motor control source code. Controlled by the pulse signal, generating a frequency pulse signal (pulse frequency is used to control speed), vi
EX4
- 基于FPGA的16位乘法器,入门的可以好好看看。-FPGA-based 16-bit multiplier, getting started can be a good look.